nvd.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. /*
  2. * Copyright 2019 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef NVD_H
  24. #define NVD_H
  25. /**
  26. * Navi's PM4 definitions
  27. */
  28. #define PACKET_TYPE0 0
  29. #define PACKET_TYPE1 1
  30. #define PACKET_TYPE2 2
  31. #define PACKET_TYPE3 3
  32. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  33. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  34. #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF)
  35. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  36. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  37. ((reg) & 0xFFFF) | \
  38. ((n) & 0x3FFF) << 16)
  39. #define CP_PACKET2 0x80000000
  40. #define PACKET2_PAD_SHIFT 0
  41. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  42. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  43. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  44. (((op) & 0xFF) << 8) | \
  45. ((n) & 0x3FFF) << 16)
  46. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  47. /* Packet 3 types */
  48. #define PACKET3_NOP 0x10
  49. #define PACKET3_SET_BASE 0x11
  50. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  51. #define CE_PARTITION_BASE 3
  52. #define PACKET3_CLEAR_STATE 0x12
  53. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  54. #define PACKET3_DISPATCH_DIRECT 0x15
  55. #define PACKET3_DISPATCH_INDIRECT 0x16
  56. #define PACKET3_INDIRECT_BUFFER_END 0x17
  57. #define PACKET3_INDIRECT_BUFFER_CNST_END 0x19
  58. #define PACKET3_ATOMIC_GDS 0x1D
  59. #define PACKET3_ATOMIC_MEM 0x1E
  60. #define PACKET3_OCCLUSION_QUERY 0x1F
  61. #define PACKET3_SET_PREDICATION 0x20
  62. #define PACKET3_REG_RMW 0x21
  63. #define PACKET3_COND_EXEC 0x22
  64. #define PACKET3_PRED_EXEC 0x23
  65. #define PACKET3_DRAW_INDIRECT 0x24
  66. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  67. #define PACKET3_INDEX_BASE 0x26
  68. #define PACKET3_DRAW_INDEX_2 0x27
  69. #define PACKET3_CONTEXT_CONTROL 0x28
  70. #define PACKET3_INDEX_TYPE 0x2A
  71. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  72. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  73. #define PACKET3_NUM_INSTANCES 0x2F
  74. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  75. #define PACKET3_INDIRECT_BUFFER_PRIV 0x32
  76. #define PACKET3_INDIRECT_BUFFER_CNST 0x33
  77. #define PACKET3_COND_INDIRECT_BUFFER_CNST 0x33
  78. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  79. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  80. #define PACKET3_DRAW_PREAMBLE 0x36
  81. #define PACKET3_WRITE_DATA 0x37
  82. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  83. /* 0 - register
  84. * 1 - memory (sync - via GRBM)
  85. * 2 - gl2
  86. * 3 - gds
  87. * 4 - reserved
  88. * 5 - memory (async - direct)
  89. */
  90. #define WR_ONE_ADDR (1 << 16)
  91. #define WR_CONFIRM (1 << 20)
  92. #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
  93. /* 0 - LRU
  94. * 1 - Stream
  95. */
  96. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  97. /* 0 - me
  98. * 1 - pfp
  99. * 2 - ce
  100. */
  101. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  102. #define PACKET3_MEM_SEMAPHORE 0x39
  103. # define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
  104. # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
  105. # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
  106. # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
  107. #define PACKET3_DRAW_INDEX_MULTI_INST 0x3A
  108. #define PACKET3_COPY_DW 0x3B
  109. #define PACKET3_WAIT_REG_MEM 0x3C
  110. #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
  111. /* 0 - always
  112. * 1 - <
  113. * 2 - <=
  114. * 3 - ==
  115. * 4 - !=
  116. * 5 - >=
  117. * 6 - >
  118. */
  119. #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
  120. /* 0 - reg
  121. * 1 - mem
  122. */
  123. #define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
  124. /* 0 - wait_reg_mem
  125. * 1 - wr_wait_wr_reg
  126. */
  127. #define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
  128. /* 0 - me
  129. * 1 - pfp
  130. */
  131. #define PACKET3_INDIRECT_BUFFER 0x3F
  132. #define INDIRECT_BUFFER_VALID (1 << 23)
  133. #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
  134. /* 0 - LRU
  135. * 1 - Stream
  136. * 2 - Bypass
  137. */
  138. #define INDIRECT_BUFFER_PRE_ENB(x) ((x) << 21)
  139. #define INDIRECT_BUFFER_PRE_RESUME(x) ((x) << 30)
  140. #define PACKET3_COND_INDIRECT_BUFFER 0x3F
  141. #define PACKET3_COPY_DATA 0x40
  142. #define PACKET3_CP_DMA 0x41
  143. #define PACKET3_PFP_SYNC_ME 0x42
  144. #define PACKET3_SURFACE_SYNC 0x43
  145. #define PACKET3_ME_INITIALIZE 0x44
  146. #define PACKET3_COND_WRITE 0x45
  147. #define PACKET3_EVENT_WRITE 0x46
  148. #define EVENT_TYPE(x) ((x) << 0)
  149. #define EVENT_INDEX(x) ((x) << 8)
  150. /* 0 - any non-TS event
  151. * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
  152. * 2 - SAMPLE_PIPELINESTAT
  153. * 3 - SAMPLE_STREAMOUTSTAT*
  154. * 4 - *S_PARTIAL_FLUSH
  155. */
  156. #define PACKET3_EVENT_WRITE_EOP 0x47
  157. #define PACKET3_EVENT_WRITE_EOS 0x48
  158. #define PACKET3_RELEASE_MEM 0x49
  159. #define PACKET3_RELEASE_MEM_EVENT_TYPE(x) ((x) << 0)
  160. #define PACKET3_RELEASE_MEM_EVENT_INDEX(x) ((x) << 8)
  161. #define PACKET3_RELEASE_MEM_GCR_GLM_WB (1 << 12)
  162. #define PACKET3_RELEASE_MEM_GCR_GLM_INV (1 << 13)
  163. #define PACKET3_RELEASE_MEM_GCR_GLV_INV (1 << 14)
  164. #define PACKET3_RELEASE_MEM_GCR_GL1_INV (1 << 15)
  165. #define PACKET3_RELEASE_MEM_GCR_GL2_US (1 << 16)
  166. #define PACKET3_RELEASE_MEM_GCR_GL2_RANGE (1 << 17)
  167. #define PACKET3_RELEASE_MEM_GCR_GL2_DISCARD (1 << 19)
  168. #define PACKET3_RELEASE_MEM_GCR_GL2_INV (1 << 20)
  169. #define PACKET3_RELEASE_MEM_GCR_GL2_WB (1 << 21)
  170. #define PACKET3_RELEASE_MEM_GCR_SEQ (1 << 22)
  171. #define PACKET3_RELEASE_MEM_CACHE_POLICY(x) ((x) << 25)
  172. /* 0 - cache_policy__me_release_mem__lru
  173. * 1 - cache_policy__me_release_mem__stream
  174. * 2 - cache_policy__me_release_mem__noa
  175. * 3 - cache_policy__me_release_mem__bypass
  176. */
  177. #define PACKET3_RELEASE_MEM_EXECUTE (1 << 28)
  178. #define PACKET3_RELEASE_MEM_DATA_SEL(x) ((x) << 29)
  179. /* 0 - discard
  180. * 1 - send low 32bit data
  181. * 2 - send 64bit data
  182. * 3 - send 64bit GPU counter value
  183. * 4 - send 64bit sys counter value
  184. */
  185. #define PACKET3_RELEASE_MEM_INT_SEL(x) ((x) << 24)
  186. /* 0 - none
  187. * 1 - interrupt only (DATA_SEL = 0)
  188. * 2 - interrupt when data write is confirmed
  189. */
  190. #define PACKET3_RELEASE_MEM_DST_SEL(x) ((x) << 16)
  191. /* 0 - MC
  192. * 1 - TC/L2
  193. */
  194. #define PACKET3_PREAMBLE_CNTL 0x4A
  195. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  196. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  197. #define PACKET3_DMA_DATA 0x50
  198. /* 1. header
  199. * 2. CONTROL
  200. * 3. SRC_ADDR_LO or DATA [31:0]
  201. * 4. SRC_ADDR_HI [31:0]
  202. * 5. DST_ADDR_LO [31:0]
  203. * 6. DST_ADDR_HI [7:0]
  204. * 7. COMMAND [31:26] | BYTE_COUNT [25:0]
  205. */
  206. /* CONTROL */
  207. # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0)
  208. /* 0 - ME
  209. * 1 - PFP
  210. */
  211. # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
  212. /* 0 - LRU
  213. * 1 - Stream
  214. */
  215. # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20)
  216. /* 0 - DST_ADDR using DAS
  217. * 1 - GDS
  218. * 3 - DST_ADDR using L2
  219. */
  220. # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
  221. /* 0 - LRU
  222. * 1 - Stream
  223. */
  224. # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29)
  225. /* 0 - SRC_ADDR using SAS
  226. * 1 - GDS
  227. * 2 - DATA
  228. * 3 - SRC_ADDR using L2
  229. */
  230. # define PACKET3_DMA_DATA_CP_SYNC (1 << 31)
  231. /* COMMAND */
  232. # define PACKET3_DMA_DATA_CMD_SAS (1 << 26)
  233. /* 0 - memory
  234. * 1 - register
  235. */
  236. # define PACKET3_DMA_DATA_CMD_DAS (1 << 27)
  237. /* 0 - memory
  238. * 1 - register
  239. */
  240. # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28)
  241. # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29)
  242. # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30)
  243. #define PACKET3_CONTEXT_REG_RMW 0x51
  244. #define PACKET3_GFX_CNTX_UPDATE 0x52
  245. #define PACKET3_BLK_CNTX_UPDATE 0x53
  246. #define PACKET3_INCR_UPDT_STATE 0x55
  247. #define PACKET3_ACQUIRE_MEM 0x58
  248. /* 1. HEADER
  249. * 2. COHER_CNTL [30:0]
  250. * 2.1 ENGINE_SEL [31:31]
  251. * 2. COHER_SIZE [31:0]
  252. * 3. COHER_SIZE_HI [7:0]
  253. * 4. COHER_BASE_LO [31:0]
  254. * 5. COHER_BASE_HI [23:0]
  255. * 7. POLL_INTERVAL [15:0]
  256. * 8. GCR_CNTL [18:0]
  257. */
  258. #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLI_INV(x) ((x) << 0)
  259. /*
  260. * 0:NOP
  261. * 1:ALL
  262. * 2:RANGE
  263. * 3:FIRST_LAST
  264. */
  265. #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL1_RANGE(x) ((x) << 2)
  266. /*
  267. * 0:ALL
  268. * 1:reserved
  269. * 2:RANGE
  270. * 3:FIRST_LAST
  271. */
  272. #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLM_WB(x) ((x) << 4)
  273. #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLM_INV(x) ((x) << 5)
  274. #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLK_WB(x) ((x) << 6)
  275. #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLK_INV(x) ((x) << 7)
  276. #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLV_INV(x) ((x) << 8)
  277. #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL1_INV(x) ((x) << 9)
  278. #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_US(x) ((x) << 10)
  279. #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_RANGE(x) ((x) << 11)
  280. /*
  281. * 0:ALL
  282. * 1:VOL
  283. * 2:RANGE
  284. * 3:FIRST_LAST
  285. */
  286. #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_DISCARD(x) ((x) << 13)
  287. #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_INV(x) ((x) << 14)
  288. #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_WB(x) ((x) << 15)
  289. #define PACKET3_ACQUIRE_MEM_GCR_CNTL_SEQ(x) ((x) << 16)
  290. /*
  291. * 0: PARALLEL
  292. * 1: FORWARD
  293. * 2: REVERSE
  294. */
  295. #define PACKET3_ACQUIRE_MEM_GCR_RANGE_IS_PA (1 << 18)
  296. #define PACKET3_REWIND 0x59
  297. #define PACKET3_INTERRUPT 0x5A
  298. #define PACKET3_GEN_PDEPTE 0x5B
  299. #define PACKET3_INDIRECT_BUFFER_PASID 0x5C
  300. #define PACKET3_PRIME_UTCL2 0x5D
  301. #define PACKET3_LOAD_UCONFIG_REG 0x5E
  302. #define PACKET3_LOAD_SH_REG 0x5F
  303. #define PACKET3_LOAD_CONFIG_REG 0x60
  304. #define PACKET3_LOAD_CONTEXT_REG 0x61
  305. #define PACKET3_LOAD_COMPUTE_STATE 0x62
  306. #define PACKET3_LOAD_SH_REG_INDEX 0x63
  307. #define PACKET3_SET_CONFIG_REG 0x68
  308. #define PACKET3_SET_CONFIG_REG_START 0x00002000
  309. #define PACKET3_SET_CONFIG_REG_END 0x00002c00
  310. #define PACKET3_SET_CONTEXT_REG 0x69
  311. #define PACKET3_SET_CONTEXT_REG_START 0x0000a000
  312. #define PACKET3_SET_CONTEXT_REG_END 0x0000a400
  313. #define PACKET3_SET_CONTEXT_REG_INDEX 0x6A
  314. #define PACKET3_SET_VGPR_REG_DI_MULTI 0x71
  315. #define PACKET3_SET_SH_REG_DI 0x72
  316. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  317. #define PACKET3_SET_SH_REG_DI_MULTI 0x74
  318. #define PACKET3_GFX_PIPE_LOCK 0x75
  319. #define PACKET3_SET_SH_REG 0x76
  320. #define PACKET3_SET_SH_REG_START 0x00002c00
  321. #define PACKET3_SET_SH_REG_END 0x00003000
  322. #define PACKET3_SET_SH_REG_OFFSET 0x77
  323. #define PACKET3_SET_QUEUE_REG 0x78
  324. #define PACKET3_SET_UCONFIG_REG 0x79
  325. #define PACKET3_SET_UCONFIG_REG_START 0x0000c000
  326. #define PACKET3_SET_UCONFIG_REG_END 0x0000c400
  327. #define PACKET3_SET_UCONFIG_REG_INDEX 0x7A
  328. #define PACKET3_FORWARD_HEADER 0x7C
  329. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  330. #define PACKET3_SCRATCH_RAM_READ 0x7E
  331. #define PACKET3_LOAD_CONST_RAM 0x80
  332. #define PACKET3_WRITE_CONST_RAM 0x81
  333. #define PACKET3_DUMP_CONST_RAM 0x83
  334. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  335. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  336. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  337. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  338. #define PACKET3_SWITCH_BUFFER 0x8B
  339. #define PACKET3_DISPATCH_DRAW_PREAMBLE 0x8C
  340. #define PACKET3_DISPATCH_DRAW_PREAMBLE_ACE 0x8C
  341. #define PACKET3_DISPATCH_DRAW 0x8D
  342. #define PACKET3_DISPATCH_DRAW_ACE 0x8D
  343. #define PACKET3_GET_LOD_STATS 0x8E
  344. #define PACKET3_DRAW_MULTI_PREAMBLE 0x8F
  345. #define PACKET3_FRAME_CONTROL 0x90
  346. # define FRAME_TMZ (1 << 0)
  347. # define FRAME_CMD(x) ((x) << 28)
  348. /*
  349. * x=0: tmz_begin
  350. * x=1: tmz_end
  351. */
  352. #define PACKET3_INDEX_ATTRIBUTES_INDIRECT 0x91
  353. #define PACKET3_WAIT_REG_MEM64 0x93
  354. #define PACKET3_COND_PREEMPT 0x94
  355. #define PACKET3_HDP_FLUSH 0x95
  356. #define PACKET3_COPY_DATA_RB 0x96
  357. #define PACKET3_INVALIDATE_TLBS 0x98
  358. # define PACKET3_INVALIDATE_TLBS_DST_SEL(x) ((x) << 0)
  359. # define PACKET3_INVALIDATE_TLBS_ALL_HUB(x) ((x) << 4)
  360. # define PACKET3_INVALIDATE_TLBS_PASID(x) ((x) << 5)
  361. #define PACKET3_AQL_PACKET 0x99
  362. #define PACKET3_DMA_DATA_FILL_MULTI 0x9A
  363. #define PACKET3_SET_SH_REG_INDEX 0x9B
  364. #define PACKET3_DRAW_INDIRECT_COUNT_MULTI 0x9C
  365. #define PACKET3_DRAW_INDEX_INDIRECT_COUNT_MULTI 0x9D
  366. #define PACKET3_DUMP_CONST_RAM_OFFSET 0x9E
  367. #define PACKET3_LOAD_CONTEXT_REG_INDEX 0x9F
  368. #define PACKET3_SET_RESOURCES 0xA0
  369. /* 1. header
  370. * 2. CONTROL
  371. * 3. QUEUE_MASK_LO [31:0]
  372. * 4. QUEUE_MASK_HI [31:0]
  373. * 5. GWS_MASK_LO [31:0]
  374. * 6. GWS_MASK_HI [31:0]
  375. * 7. OAC_MASK [15:0]
  376. * 8. GDS_HEAP_SIZE [16:11] | GDS_HEAP_BASE [5:0]
  377. */
  378. # define PACKET3_SET_RESOURCES_VMID_MASK(x) ((x) << 0)
  379. # define PACKET3_SET_RESOURCES_UNMAP_LATENTY(x) ((x) << 16)
  380. # define PACKET3_SET_RESOURCES_QUEUE_TYPE(x) ((x) << 29)
  381. #define PACKET3_MAP_PROCESS 0xA1
  382. #define PACKET3_MAP_QUEUES 0xA2
  383. /* 1. header
  384. * 2. CONTROL
  385. * 3. CONTROL2
  386. * 4. MQD_ADDR_LO [31:0]
  387. * 5. MQD_ADDR_HI [31:0]
  388. * 6. WPTR_ADDR_LO [31:0]
  389. * 7. WPTR_ADDR_HI [31:0]
  390. */
  391. /* CONTROL */
  392. # define PACKET3_MAP_QUEUES_QUEUE_SEL(x) ((x) << 4)
  393. # define PACKET3_MAP_QUEUES_VMID(x) ((x) << 8)
  394. # define PACKET3_MAP_QUEUES_QUEUE(x) ((x) << 13)
  395. # define PACKET3_MAP_QUEUES_PIPE(x) ((x) << 16)
  396. # define PACKET3_MAP_QUEUES_ME(x) ((x) << 18)
  397. # define PACKET3_MAP_QUEUES_QUEUE_TYPE(x) ((x) << 21)
  398. # define PACKET3_MAP_QUEUES_ALLOC_FORMAT(x) ((x) << 24)
  399. # define PACKET3_MAP_QUEUES_ENGINE_SEL(x) ((x) << 26)
  400. # define PACKET3_MAP_QUEUES_NUM_QUEUES(x) ((x) << 29)
  401. /* CONTROL2 */
  402. # define PACKET3_MAP_QUEUES_CHECK_DISABLE(x) ((x) << 1)
  403. # define PACKET3_MAP_QUEUES_DOORBELL_OFFSET(x) ((x) << 2)
  404. #define PACKET3_UNMAP_QUEUES 0xA3
  405. /* 1. header
  406. * 2. CONTROL
  407. * 3. CONTROL2
  408. * 4. CONTROL3
  409. * 5. CONTROL4
  410. * 6. CONTROL5
  411. */
  412. /* CONTROL */
  413. # define PACKET3_UNMAP_QUEUES_ACTION(x) ((x) << 0)
  414. /* 0 - PREEMPT_QUEUES
  415. * 1 - RESET_QUEUES
  416. * 2 - DISABLE_PROCESS_QUEUES
  417. * 3 - PREEMPT_QUEUES_NO_UNMAP
  418. */
  419. # define PACKET3_UNMAP_QUEUES_QUEUE_SEL(x) ((x) << 4)
  420. # define PACKET3_UNMAP_QUEUES_ENGINE_SEL(x) ((x) << 26)
  421. # define PACKET3_UNMAP_QUEUES_NUM_QUEUES(x) ((x) << 29)
  422. /* CONTROL2a */
  423. # define PACKET3_UNMAP_QUEUES_PASID(x) ((x) << 0)
  424. /* CONTROL2b */
  425. # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(x) ((x) << 2)
  426. /* CONTROL3a */
  427. # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET1(x) ((x) << 2)
  428. /* CONTROL3b */
  429. # define PACKET3_UNMAP_QUEUES_RB_WPTR(x) ((x) << 0)
  430. /* CONTROL4 */
  431. # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET2(x) ((x) << 2)
  432. /* CONTROL5 */
  433. # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET3(x) ((x) << 2)
  434. #define PACKET3_QUERY_STATUS 0xA4
  435. /* 1. header
  436. * 2. CONTROL
  437. * 3. CONTROL2
  438. * 4. ADDR_LO [31:0]
  439. * 5. ADDR_HI [31:0]
  440. * 6. DATA_LO [31:0]
  441. * 7. DATA_HI [31:0]
  442. */
  443. /* CONTROL */
  444. # define PACKET3_QUERY_STATUS_CONTEXT_ID(x) ((x) << 0)
  445. # define PACKET3_QUERY_STATUS_INTERRUPT_SEL(x) ((x) << 28)
  446. # define PACKET3_QUERY_STATUS_COMMAND(x) ((x) << 30)
  447. /* CONTROL2a */
  448. # define PACKET3_QUERY_STATUS_PASID(x) ((x) << 0)
  449. /* CONTROL2b */
  450. # define PACKET3_QUERY_STATUS_DOORBELL_OFFSET(x) ((x) << 2)
  451. # define PACKET3_QUERY_STATUS_ENG_SEL(x) ((x) << 25)
  452. #define PACKET3_RUN_LIST 0xA5
  453. #define PACKET3_MAP_PROCESS_VM 0xA6
  454. /* GFX11 */
  455. #define PACKET3_SET_Q_PREEMPTION_MODE 0xF0
  456. # define PACKET3_SET_Q_PREEMPTION_MODE_IB_VMID(x) ((x) << 0)
  457. # define PACKET3_SET_Q_PREEMPTION_MODE_INIT_SHADOW_MEM (1 << 0)
  458. #endif