Browse Source

[libcpu/cortex-m7]add cache driver

misonyo 6 years ago
parent
commit
0f33da3f0e

+ 0 - 1
bsp/imxrt/Libraries/imxrt1021/drivers/SConscript

@@ -5,7 +5,6 @@ cwd = GetCurrentDir()
 # add the general drivers.
 src = Split("""
 drv_uart.c
-drv_cache.c
 """)
 
 CPPPATH = [cwd]

+ 0 - 1
bsp/imxrt/Libraries/imxrt1050/drivers/SConscript

@@ -5,7 +5,6 @@ cwd = GetCurrentDir()
 # add the general drivers.
 src = Split("""
 drv_uart.c
-drv_cache.c
 """)
 
 CPPPATH = [cwd]

+ 0 - 71
bsp/imxrt/Libraries/imxrt1050/drivers/drv_cache.c

@@ -1,71 +0,0 @@
-/*
- * Copyright (c) 2006-2018, RT-Thread Development Team
- *
- * SPDX-License-Identifier: Apache-2.0
- *
- * Change Logs:
- * Date           Author       Notes
- * 2018-04-02     tanek        first implementation
- */
-
-#include <rtthread.h>
-#include <rthw.h>
-#include <fsl_cache.h>
-
-void rt_hw_cpu_icache_enable(void)
-{
-    SCB_EnableICache();
-}
-
-void rt_hw_cpu_icache_disable(void)
-{
-    SCB_DisableICache();
-}
-
-rt_base_t rt_hw_cpu_icache_status(void)
-{
-    return 0;
-}
-
-void rt_hw_cpu_icache_ops(int ops, void* addr, int size)
-{
-    if (ops & RT_HW_CACHE_INVALIDATE)
-    {
-        ICACHE_InvalidateByRange((uint32_t)addr, size);
-    }
-}
-
-void rt_hw_cpu_dcache_enable(void)
-{
-    SCB_EnableDCache();
-}
-
-void rt_hw_cpu_dcache_disable(void)
-{
-    SCB_DisableDCache();
-}
-
-rt_base_t rt_hw_cpu_dcache_status(void)
-{
-    return 0;
-}
-
-void rt_hw_cpu_dcache_ops(int ops, void* addr, int size)
-{
-    if (ops & (RT_HW_CACHE_FLUSH | RT_HW_CACHE_INVALIDATE))
-    {
-        DCACHE_CleanInvalidateByRange((uint32_t)addr, size);
-    }
-    else if (ops & RT_HW_CACHE_FLUSH)
-    {
-        DCACHE_CleanByRange((uint32_t)addr, size);
-    }
-    else if (ops & RT_HW_CACHE_INVALIDATE)
-    {
-        DCACHE_InvalidateByRange((uint32_t)addr, size);
-    }
-    else
-    {
-        RT_ASSERT(0);
-    }
-}

+ 24 - 6
bsp/imxrt/Libraries/imxrt1021/drivers/drv_cache.c → libcpu/arm/cortex-m7/cpu_cache.c

@@ -6,11 +6,15 @@
  * Change Logs:
  * Date           Author       Notes
  * 2018-04-02     tanek        first implementation
+ * 2019-04-27     misonyo      update to cortex-m7 series
  */
 
-#include <rtthread.h>
 #include <rthw.h>
-#include <fsl_cache.h>
+#include <rtdef.h>
+#include <board.h>
+
+/* The L1-caches on all Cortex®-M7s are divided into lines of 32 bytes. */
+#define L1CACHE_LINESIZE_BYTE       (32)
 
 void rt_hw_cpu_icache_enable(void)
 {
@@ -29,9 +33,20 @@ rt_base_t rt_hw_cpu_icache_status(void)
 
 void rt_hw_cpu_icache_ops(int ops, void* addr, int size)
 {
+    rt_uint32_t address = (rt_uint32_t)addr & (rt_uint32_t) ~(L1CACHE_LINESIZE_BYTE - 1);
+    rt_int32_t size_byte = size + address - (rt_uint32_t)addr;
+    rt_uint32_t linesize = 32U;
     if (ops & RT_HW_CACHE_INVALIDATE)
     {
-        ICACHE_InvalidateByRange((uint32_t)addr, size);
+        __DSB();
+        while (size_byte > 0)
+        {
+            SCB->ICIMVAU = address;
+            address += linesize;
+            size_byte -= linesize;
+        }
+        __DSB();
+        __ISB();
     }
 }
 
@@ -52,17 +67,20 @@ rt_base_t rt_hw_cpu_dcache_status(void)
 
 void rt_hw_cpu_dcache_ops(int ops, void* addr, int size)
 {
+    rt_uint32_t startAddr = (rt_uint32_t)addr & (rt_uint32_t)~(L1CACHE_LINESIZE_BYTE - 1);
+    rt_uint32_t size_byte = size + (rt_uint32_t)addr - startAddr;
+
     if (ops & (RT_HW_CACHE_FLUSH | RT_HW_CACHE_INVALIDATE))
     {
-        DCACHE_CleanInvalidateByRange((uint32_t)addr, size);
+        SCB_CleanInvalidateDCache_by_Addr((rt_uint32_t *)startAddr, size_byte);
     }
     else if (ops & RT_HW_CACHE_FLUSH)
     {
-        DCACHE_CleanByRange((uint32_t)addr, size);
+        SCB_CleanDCache_by_Addr((rt_uint32_t *)startAddr, size_byte);
     }
     else if (ops & RT_HW_CACHE_INVALIDATE)
     {
-        DCACHE_InvalidateByRange((uint32_t)addr, size);
+        SCB_InvalidateDCache_by_Addr((rt_uint32_t *)startAddr, size_byte);
     }
     else
     {