ソースを参照

[nxp] format imxrt libraries

Meco Man 2 年 前
コミット
da533d113e
100 ファイル変更327 行追加327 行削除
  1. 1 1
      bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/arm_math.h
  2. 3 3
      bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/cmsis_armcc.h
  3. 4 4
      bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/cmsis_armclang.h
  4. 4 4
      bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/cmsis_gcc.h
  5. 1 1
      bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/core_armv8mbl.h
  6. 9 9
      bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/core_armv8mml.h
  7. 1 1
      bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/core_cm0.h
  8. 1 1
      bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/core_cm0plus.h
  9. 1 1
      bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/core_cm3.h
  10. 5 5
      bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/core_cm33.h
  11. 1 1
      bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/core_cm4.h
  12. 10 10
      bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/mpu_armv7.h
  13. 14 14
      bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/mpu_armv8.h
  14. 9 9
      bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/tz_context.h
  15. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_aoi.h
  16. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_bee.h
  17. 7 7
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_cache.h
  18. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_cmp.h
  19. 8 8
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_common.h
  20. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_dcdc.h
  21. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_dcp.h
  22. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_dmamux.h
  23. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_elcdif.h
  24. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_enc.h
  25. 3 3
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_enet.h
  26. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_ewm.h
  27. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_flexio.h
  28. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_flexio_spi.h
  29. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_flexio_spi_edma.h
  30. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_flexio_uart_edma.h
  31. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_flexram.c
  32. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_flexram.h
  33. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_gpc.h
  34. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_gpt.h
  35. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_kpp.h
  36. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_lpi2c_edma.h
  37. 3 3
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_pmu.h
  38. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_pwm.h
  39. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_qtmr.h
  40. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_snvs_lp.h
  41. 3 3
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_src.h
  42. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_xbara.h
  43. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_xbarb.h
  44. 2 2
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/project_template/pin_mux.c
  45. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/utilities/fsl_notifier.h
  46. 1 1
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/utilities/fsl_sbrk.c
  47. 5 5
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/xip/fsl_flexspi_nor_boot.c
  48. 13 13
      bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/xip/fsl_flexspi_nor_boot.h
  49. 1 1
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/arm_math.h
  50. 3 3
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/cmsis_armcc.h
  51. 2 2
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/cmsis_armclang.h
  52. 2 2
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/cmsis_armclang_ltm.h
  53. 12 12
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/cmsis_gcc.h
  54. 1 1
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/cmsis_iccarm.h
  55. 1 1
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/core_armv8mbl.h
  56. 9 9
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/core_armv8mml.h
  57. 1 1
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/core_cm0.h
  58. 1 1
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/core_cm0plus.h
  59. 1 1
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/core_cm3.h
  60. 5 5
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/core_cm33.h
  61. 1 1
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/core_cm4.h
  62. 6 6
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/core_cm7.h
  63. 15 15
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/mpu_armv7.h
  64. 14 14
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/mpu_armv8.h
  65. 9 9
      bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/tz_context.h
  66. 2 2
      bsp/imxrt/libraries/MIMXRT1060/MIMXRT1060/drivers/fsl_bee.h
  67. 1 1
      bsp/imxrt/libraries/MIMXRT1060/MIMXRT1060/drivers/fsl_flexram_allocate.c
  68. 1 1
      bsp/imxrt/libraries/MIMXRT1060/MIMXRT1060/drivers/fsl_flexram_allocate.h
  69. 2 2
      bsp/imxrt/libraries/MIMXRT1060/MIMXRT1060/project_template/pin_mux.c
  70. 1 1
      bsp/imxrt/libraries/MIMXRT1060/MIMXRT1060/utilities/debug_console/fsl_debug_console_conf.h
  71. 1 1
      bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/arm_math.h
  72. 3 3
      bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/cmsis_armcc.h
  73. 4 4
      bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/cmsis_armclang.h
  74. 4 4
      bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/cmsis_gcc.h
  75. 1 1
      bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/core_armv8mbl.h
  76. 9 9
      bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/core_armv8mml.h
  77. 1 1
      bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/core_cm0.h
  78. 1 1
      bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/core_cm0plus.h
  79. 1 1
      bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/core_cm3.h
  80. 5 5
      bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/core_cm33.h
  81. 1 1
      bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/core_cm4.h
  82. 10 10
      bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/mpu_armv7.h
  83. 14 14
      bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/mpu_armv8.h
  84. 9 9
      bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/tz_context.h
  85. 1 1
      bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_aipstz.c
  86. 1 1
      bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_aoi.c
  87. 1 1
      bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_aoi.h
  88. 1 1
      bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_bee.c
  89. 1 1
      bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_bee.h
  90. 8 8
      bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_cache.c
  91. 7 7
      bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_cache.h
  92. 4 4
      bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_clock.c
  93. 1 1
      bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_clock.h
  94. 1 1
      bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_cmp.c
  95. 1 1
      bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_cmp.h
  96. 7 7
      bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_common.h
  97. 1 1
      bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_csi.h
  98. 1 1
      bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_dcdc.c
  99. 1 1
      bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_dcdc.h
  100. 1 1
      bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_dcp.c

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/arm_math.h

@@ -77,7 +77,7 @@
    * ARM_MATH_CM0 or ARM_MATH_CM0PLUS depending on the target processor in the application.
    * ARM_MATH_CM0 or ARM_MATH_CM0PLUS depending on the target processor in the application.
    * For Armv8-M cores define preprocessor macro ARM_MATH_ARMV8MBL or ARM_MATH_ARMV8MML.
    * For Armv8-M cores define preprocessor macro ARM_MATH_ARMV8MBL or ARM_MATH_ARMV8MML.
    * Set preprocessor macro __DSP_PRESENT if Armv8-M Mainline core supports DSP instructions.
    * Set preprocessor macro __DSP_PRESENT if Armv8-M Mainline core supports DSP instructions.
-   * 
+   *
    *
    *
    * Examples
    * Examples
    * --------
    * --------

+ 3 - 3
bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/cmsis_armcc.h

@@ -58,9 +58,9 @@
 #ifndef   __STATIC_INLINE
 #ifndef   __STATIC_INLINE
   #define __STATIC_INLINE                        static __inline
   #define __STATIC_INLINE                        static __inline
 #endif
 #endif
-#ifndef   __STATIC_FORCEINLINE                 
+#ifndef   __STATIC_FORCEINLINE
   #define __STATIC_FORCEINLINE                   static __forceinline
   #define __STATIC_FORCEINLINE                   static __forceinline
-#endif           
+#endif
 #ifndef   __NO_RETURN
 #ifndef   __NO_RETURN
   #define __NO_RETURN                            __declspec(noreturn)
   #define __NO_RETURN                            __declspec(noreturn)
 #endif
 #endif
@@ -448,7 +448,7 @@ __STATIC_INLINE void __set_FPSCR(uint32_t fpscr)
                    __schedule_barrier();\
                    __schedule_barrier();\
                 } while (0U)
                 } while (0U)
 
 
-                  
+
 /**
 /**
   \brief   Reverse byte order (32 bit)
   \brief   Reverse byte order (32 bit)
   \details Reverses the byte order in unsigned integer value. For example, 0x12345678 becomes 0x78563412.
   \details Reverses the byte order in unsigned integer value. For example, 0x12345678 becomes 0x78563412.

+ 4 - 4
bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/cmsis_armclang.h

@@ -43,9 +43,9 @@
 #ifndef   __STATIC_INLINE
 #ifndef   __STATIC_INLINE
   #define __STATIC_INLINE                        static __inline
   #define __STATIC_INLINE                        static __inline
 #endif
 #endif
-#ifndef   __STATIC_FORCEINLINE                 
+#ifndef   __STATIC_FORCEINLINE
   #define __STATIC_FORCEINLINE                   __attribute__((always_inline)) static __inline
   #define __STATIC_FORCEINLINE                   __attribute__((always_inline)) static __inline
-#endif                                           
+#endif
 #ifndef   __NO_RETURN
 #ifndef   __NO_RETURN
   #define __NO_RETURN                            __attribute__((__noreturn__))
   #define __NO_RETURN                            __attribute__((__noreturn__))
 #endif
 #endif
@@ -570,7 +570,7 @@ __STATIC_FORCEINLINE void __TZ_set_FAULTMASK_NS(uint32_t faultMask)
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Stack Pointer Limit register hence zero is returned always in non-secure
   Stack Pointer Limit register hence zero is returned always in non-secure
   mode.
   mode.
-  
+
   \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
   \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
   \return               PSPLIM Register value
   \return               PSPLIM Register value
  */
  */
@@ -616,7 +616,7 @@ __STATIC_FORCEINLINE uint32_t __TZ_get_PSPLIM_NS(void)
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Stack Pointer Limit register hence the write is silently ignored in non-secure
   Stack Pointer Limit register hence the write is silently ignored in non-secure
   mode.
   mode.
-  
+
   \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
   \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
   \param [in]    ProcStackPtrLimit  Process Stack Pointer Limit value to set
   \param [in]    ProcStackPtrLimit  Process Stack Pointer Limit value to set
  */
  */

+ 4 - 4
bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/cmsis_gcc.h

@@ -46,9 +46,9 @@
 #ifndef   __STATIC_INLINE
 #ifndef   __STATIC_INLINE
   #define __STATIC_INLINE                        static inline
   #define __STATIC_INLINE                        static inline
 #endif
 #endif
-#ifndef   __STATIC_FORCEINLINE                 
+#ifndef   __STATIC_FORCEINLINE
   #define __STATIC_FORCEINLINE                   __attribute__((always_inline)) static inline
   #define __STATIC_FORCEINLINE                   __attribute__((always_inline)) static inline
-#endif                                           
+#endif
 #ifndef   __NO_RETURN
 #ifndef   __NO_RETURN
   #define __NO_RETURN                            __attribute__((__noreturn__))
   #define __NO_RETURN                            __attribute__((__noreturn__))
 #endif
 #endif
@@ -585,7 +585,7 @@ __STATIC_FORCEINLINE void __TZ_set_FAULTMASK_NS(uint32_t faultMask)
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Stack Pointer Limit register hence zero is returned always in non-secure
   Stack Pointer Limit register hence zero is returned always in non-secure
   mode.
   mode.
-  
+
   \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
   \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
   \return               PSPLIM Register value
   \return               PSPLIM Register value
  */
  */
@@ -630,7 +630,7 @@ __STATIC_FORCEINLINE uint32_t __TZ_get_PSPLIM_NS(void)
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Stack Pointer Limit register hence the write is silently ignored in non-secure
   Stack Pointer Limit register hence the write is silently ignored in non-secure
   mode.
   mode.
-  
+
   \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
   \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
   \param [in]    ProcStackPtrLimit  Process Stack Pointer Limit value to set
   \param [in]    ProcStackPtrLimit  Process Stack Pointer Limit value to set
  */
  */

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/core_armv8mbl.h

@@ -59,7 +59,7 @@
   \ingroup Cortex_ARMv8MBL
   \ingroup Cortex_ARMv8MBL
   @{
   @{
  */
  */
- 
+
 #include "cmsis_version.h"
 #include "cmsis_version.h"
 
 
 /*  CMSIS definitions */
 /*  CMSIS definitions */

+ 9 - 9
bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/core_armv8mml.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /*  CMSIS Armv8MML definitions */
 /*  CMSIS Armv8MML definitions */
 #define __ARMv8MML_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)                   /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __ARMv8MML_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)                   /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __ARMv8MML_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)                    /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __ARMv8MML_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)                    /*!< \deprecated [15:0]  CMSIS HAL sub version */
@@ -90,12 +90,12 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
   #endif
   #endif
-  
+
 #elif defined (__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
 #elif defined (__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
   #if defined __ARM_PCS_VFP
   #if defined __ARM_PCS_VFP
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
@@ -113,7 +113,7 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
@@ -130,18 +130,18 @@
   #else
   #else
     #define __FPU_USED         0U
     #define __FPU_USED         0U
   #endif
   #endif
-  
+
   #if defined(__ARM_FEATURE_DSP)
   #if defined(__ARM_FEATURE_DSP)
     #if defined(__DSP_PRESENT) && (__DSP_PRESENT == 1U)
     #if defined(__DSP_PRESENT) && (__DSP_PRESENT == 1U)
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
   #endif
   #endif
-  
+
 #elif defined ( __ICCARM__ )
 #elif defined ( __ICCARM__ )
   #if defined __ARMVFP__
   #if defined __ARMVFP__
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
@@ -159,12 +159,12 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
   #endif
   #endif
-  
+
 #elif defined ( __TI_ARM__ )
 #elif defined ( __TI_ARM__ )
   #if defined __TI_VFP_SUPPORT__
   #if defined __TI_VFP_SUPPORT__
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/core_cm0.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /*  CMSIS CM0 definitions */
 /*  CMSIS CM0 definitions */
 #define __CM0_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM0_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM0_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __CM0_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/core_cm0plus.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /*  CMSIS CM0+ definitions */
 /*  CMSIS CM0+ definitions */
 #define __CM0PLUS_CMSIS_VERSION_MAIN (__CM_CMSIS_VERSION_MAIN)                  /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM0PLUS_CMSIS_VERSION_MAIN (__CM_CMSIS_VERSION_MAIN)                  /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM0PLUS_CMSIS_VERSION_SUB  (__CM_CMSIS_VERSION_SUB)                   /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __CM0PLUS_CMSIS_VERSION_SUB  (__CM_CMSIS_VERSION_SUB)                   /*!< \deprecated [15:0]  CMSIS HAL sub version */

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/core_cm3.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /*  CMSIS CM3 definitions */
 /*  CMSIS CM3 definitions */
 #define __CM3_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM3_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM3_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __CM3_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */

+ 5 - 5
bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/core_cm33.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /*  CMSIS CM33 definitions */
 /*  CMSIS CM33 definitions */
 #define __CM33_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)                  /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM33_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)                  /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM33_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)                   /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __CM33_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)                   /*!< \deprecated [15:0]  CMSIS HAL sub version */
@@ -90,7 +90,7 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
@@ -113,7 +113,7 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
@@ -136,7 +136,7 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
@@ -159,7 +159,7 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/core_cm4.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /* CMSIS CM4 definitions */
 /* CMSIS CM4 definitions */
 #define __CM4_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM4_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM4_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __CM4_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */

+ 10 - 10
bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/mpu_armv7.h

@@ -21,13 +21,13 @@
  * See the License for the specific language governing permissions and
  * See the License for the specific language governing permissions and
  * limitations under the License.
  * limitations under the License.
  */
  */
- 
+
 #if   defined ( __ICCARM__ )
 #if   defined ( __ICCARM__ )
   #pragma system_include         /* treat file as system include file for MISRA check */
   #pragma system_include         /* treat file as system include file for MISRA check */
 #elif defined (__clang__)
 #elif defined (__clang__)
   #pragma clang system_header    /* treat file as system include file */
   #pragma clang system_header    /* treat file as system include file */
 #endif
 #endif
- 
+
 #ifndef ARM_MPU_ARMV7_H
 #ifndef ARM_MPU_ARMV7_H
 #define ARM_MPU_ARMV7_H
 #define ARM_MPU_ARMV7_H
 
 
@@ -60,7 +60,7 @@
 #define ARM_MPU_REGION_SIZE_2GB      ((uint8_t)0x1EU)
 #define ARM_MPU_REGION_SIZE_2GB      ((uint8_t)0x1EU)
 #define ARM_MPU_REGION_SIZE_4GB      ((uint8_t)0x1FU)
 #define ARM_MPU_REGION_SIZE_4GB      ((uint8_t)0x1FU)
 
 
-#define ARM_MPU_AP_NONE 0U 
+#define ARM_MPU_AP_NONE 0U
 #define ARM_MPU_AP_PRIV 1U
 #define ARM_MPU_AP_PRIV 1U
 #define ARM_MPU_AP_URO  2U
 #define ARM_MPU_AP_URO  2U
 #define ARM_MPU_AP_FULL 3U
 #define ARM_MPU_AP_FULL 3U
@@ -79,7 +79,7 @@
 
 
 /**
 /**
 * MPU Region Attribute and Size Register Value
 * MPU Region Attribute and Size Register Value
-* 
+*
 * \param DisableExec       Instruction access disable bit, 1= disable instruction fetches.
 * \param DisableExec       Instruction access disable bit, 1= disable instruction fetches.
 * \param AccessPermission  Data access permissions, allows you to configure read/write access for User and Privileged mode.
 * \param AccessPermission  Data access permissions, allows you to configure read/write access for User and Privileged mode.
 * \param TypeExtField      Type extension field, allows you to configure memory access type, for example strongly ordered, peripheral.
 * \param TypeExtField      Type extension field, allows you to configure memory access type, for example strongly ordered, peripheral.
@@ -88,7 +88,7 @@
 * \param IsBufferable      Region is bufferable, i.e. using write-back caching. Cacheable but non-bufferable regions use write-through policy.
 * \param IsBufferable      Region is bufferable, i.e. using write-back caching. Cacheable but non-bufferable regions use write-through policy.
 * \param SubRegionDisable  Sub-region disable field.
 * \param SubRegionDisable  Sub-region disable field.
 * \param Size              Region size of the region to be configured, for example 4K, 8K.
 * \param Size              Region size of the region to be configured, for example 4K, 8K.
-*/                         
+*/
 #define ARM_MPU_RASR(DisableExec, AccessPermission, TypeExtField, IsShareable, IsCacheable, IsBufferable, SubRegionDisable, Size) \
 #define ARM_MPU_RASR(DisableExec, AccessPermission, TypeExtField, IsShareable, IsCacheable, IsBufferable, SubRegionDisable, Size) \
   ((((DisableExec     ) << MPU_RASR_XN_Pos)     & MPU_RASR_XN_Msk)     | \
   ((((DisableExec     ) << MPU_RASR_XN_Pos)     & MPU_RASR_XN_Msk)     | \
    (((AccessPermission) << MPU_RASR_AP_Pos)     & MPU_RASR_AP_Msk)     | \
    (((AccessPermission) << MPU_RASR_AP_Pos)     & MPU_RASR_AP_Msk)     | \
@@ -108,7 +108,7 @@ typedef struct {
   uint32_t RBAR; //!< The region base address register value (RBAR)
   uint32_t RBAR; //!< The region base address register value (RBAR)
   uint32_t RASR; //!< The region attribute and size register value (RASR) \ref MPU_RASR
   uint32_t RASR; //!< The region attribute and size register value (RASR) \ref MPU_RASR
 } ARM_MPU_Region_t;
 } ARM_MPU_Region_t;
-    
+
 /** Enable the MPU.
 /** Enable the MPU.
 * \param MPU_Control Default access permissions for unconfigured regions.
 * \param MPU_Control Default access permissions for unconfigured regions.
 */
 */
@@ -146,7 +146,7 @@ __STATIC_INLINE void ARM_MPU_ClrRegion(uint32_t rnr)
 /** Configure an MPU region.
 /** Configure an MPU region.
 * \param rbar Value for RBAR register.
 * \param rbar Value for RBAR register.
 * \param rsar Value for RSAR register.
 * \param rsar Value for RSAR register.
-*/   
+*/
 __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rbar, uint32_t rasr)
 __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rbar, uint32_t rasr)
 {
 {
   MPU->RBAR = rbar;
   MPU->RBAR = rbar;
@@ -157,7 +157,7 @@ __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rbar, uint32_t rasr)
 * \param rnr Region number to be configured.
 * \param rnr Region number to be configured.
 * \param rbar Value for RBAR register.
 * \param rbar Value for RBAR register.
 * \param rsar Value for RSAR register.
 * \param rsar Value for RSAR register.
-*/   
+*/
 __STATIC_INLINE void ARM_MPU_SetRegionEx(uint32_t rnr, uint32_t rbar, uint32_t rasr)
 __STATIC_INLINE void ARM_MPU_SetRegionEx(uint32_t rnr, uint32_t rbar, uint32_t rasr)
 {
 {
   MPU->RNR = rnr;
   MPU->RNR = rnr;
@@ -173,7 +173,7 @@ __STATIC_INLINE void ARM_MPU_SetRegionEx(uint32_t rnr, uint32_t rbar, uint32_t r
 __STATIC_INLINE void orderedCpy(volatile uint32_t* dst, const uint32_t* __RESTRICT src, uint32_t len)
 __STATIC_INLINE void orderedCpy(volatile uint32_t* dst, const uint32_t* __RESTRICT src, uint32_t len)
 {
 {
   uint32_t i;
   uint32_t i;
-  for (i = 0U; i < len; ++i) 
+  for (i = 0U; i < len; ++i)
   {
   {
     dst[i] = src[i];
     dst[i] = src[i];
   }
   }
@@ -183,7 +183,7 @@ __STATIC_INLINE void orderedCpy(volatile uint32_t* dst, const uint32_t* __RESTRI
 * \param table Pointer to the MPU configuration table.
 * \param table Pointer to the MPU configuration table.
 * \param cnt Amount of regions to be configured.
 * \param cnt Amount of regions to be configured.
 */
 */
-__STATIC_INLINE void ARM_MPU_Load(ARM_MPU_Region_t const* table, uint32_t cnt) 
+__STATIC_INLINE void ARM_MPU_Load(ARM_MPU_Region_t const* table, uint32_t cnt)
 {
 {
   const uint32_t rowWordSize = sizeof(ARM_MPU_Region_t)/4U;
   const uint32_t rowWordSize = sizeof(ARM_MPU_Region_t)/4U;
   while (cnt > MPU_TYPE_RALIASES) {
   while (cnt > MPU_TYPE_RALIASES) {

+ 14 - 14
bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/mpu_armv8.h

@@ -108,7 +108,7 @@ typedef struct {
   uint32_t RBAR;                   /*!< Region Base Address Register value */
   uint32_t RBAR;                   /*!< Region Base Address Register value */
   uint32_t RLAR;                   /*!< Region Limit Address Register value */
   uint32_t RLAR;                   /*!< Region Limit Address Register value */
 } ARM_MPU_Region_t;
 } ARM_MPU_Region_t;
-    
+
 /** Enable the MPU.
 /** Enable the MPU.
 * \param MPU_Control Default access permissions for unconfigured regions.
 * \param MPU_Control Default access permissions for unconfigured regions.
 */
 */
@@ -171,11 +171,11 @@ __STATIC_INLINE void ARM_MPU_SetMemAttrEx(MPU_Type* mpu, uint8_t idx, uint8_t at
   const uint8_t reg = idx / 4U;
   const uint8_t reg = idx / 4U;
   const uint32_t pos = ((idx % 4U) * 8U);
   const uint32_t pos = ((idx % 4U) * 8U);
   const uint32_t mask = 0xFFU << pos;
   const uint32_t mask = 0xFFU << pos;
-  
+
   if (reg >= (sizeof(mpu->MAIR) / sizeof(mpu->MAIR[0]))) {
   if (reg >= (sizeof(mpu->MAIR) / sizeof(mpu->MAIR[0]))) {
     return; // invalid index
     return; // invalid index
   }
   }
-  
+
   mpu->MAIR[reg] = ((mpu->MAIR[reg] & ~mask) | ((attr << pos) & mask));
   mpu->MAIR[reg] = ((mpu->MAIR[reg] & ~mask) | ((attr << pos) & mask));
 }
 }
 
 
@@ -222,7 +222,7 @@ __STATIC_INLINE void ARM_MPU_ClrRegion(uint32_t rnr)
 * \param rnr Region number to be cleared.
 * \param rnr Region number to be cleared.
 */
 */
 __STATIC_INLINE void ARM_MPU_ClrRegion_NS(uint32_t rnr)
 __STATIC_INLINE void ARM_MPU_ClrRegion_NS(uint32_t rnr)
-{  
+{
   ARM_MPU_ClrRegionEx(MPU_NS, rnr);
   ARM_MPU_ClrRegionEx(MPU_NS, rnr);
 }
 }
 #endif
 #endif
@@ -232,7 +232,7 @@ __STATIC_INLINE void ARM_MPU_ClrRegion_NS(uint32_t rnr)
 * \param rnr Region number to be configured.
 * \param rnr Region number to be configured.
 * \param rbar Value for RBAR register.
 * \param rbar Value for RBAR register.
 * \param rlar Value for RLAR register.
 * \param rlar Value for RLAR register.
-*/   
+*/
 __STATIC_INLINE void ARM_MPU_SetRegionEx(MPU_Type* mpu, uint32_t rnr, uint32_t rbar, uint32_t rlar)
 __STATIC_INLINE void ARM_MPU_SetRegionEx(MPU_Type* mpu, uint32_t rnr, uint32_t rbar, uint32_t rlar)
 {
 {
   mpu->RNR = rnr;
   mpu->RNR = rnr;
@@ -244,7 +244,7 @@ __STATIC_INLINE void ARM_MPU_SetRegionEx(MPU_Type* mpu, uint32_t rnr, uint32_t r
 * \param rnr Region number to be configured.
 * \param rnr Region number to be configured.
 * \param rbar Value for RBAR register.
 * \param rbar Value for RBAR register.
 * \param rlar Value for RLAR register.
 * \param rlar Value for RLAR register.
-*/   
+*/
 __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rnr, uint32_t rbar, uint32_t rlar)
 __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rnr, uint32_t rbar, uint32_t rlar)
 {
 {
   ARM_MPU_SetRegionEx(MPU, rnr, rbar, rlar);
   ARM_MPU_SetRegionEx(MPU, rnr, rbar, rlar);
@@ -255,10 +255,10 @@ __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rnr, uint32_t rbar, uint32_t rla
 * \param rnr Region number to be configured.
 * \param rnr Region number to be configured.
 * \param rbar Value for RBAR register.
 * \param rbar Value for RBAR register.
 * \param rlar Value for RLAR register.
 * \param rlar Value for RLAR register.
-*/   
+*/
 __STATIC_INLINE void ARM_MPU_SetRegion_NS(uint32_t rnr, uint32_t rbar, uint32_t rlar)
 __STATIC_INLINE void ARM_MPU_SetRegion_NS(uint32_t rnr, uint32_t rbar, uint32_t rlar)
 {
 {
-  ARM_MPU_SetRegionEx(MPU_NS, rnr, rbar, rlar);  
+  ARM_MPU_SetRegionEx(MPU_NS, rnr, rbar, rlar);
 }
 }
 #endif
 #endif
 
 
@@ -270,7 +270,7 @@ __STATIC_INLINE void ARM_MPU_SetRegion_NS(uint32_t rnr, uint32_t rbar, uint32_t
 __STATIC_INLINE void orderedCpy(volatile uint32_t* dst, const uint32_t* __RESTRICT src, uint32_t len)
 __STATIC_INLINE void orderedCpy(volatile uint32_t* dst, const uint32_t* __RESTRICT src, uint32_t len)
 {
 {
   uint32_t i;
   uint32_t i;
-  for (i = 0U; i < len; ++i) 
+  for (i = 0U; i < len; ++i)
   {
   {
     dst[i] = src[i];
     dst[i] = src[i];
   }
   }
@@ -282,7 +282,7 @@ __STATIC_INLINE void orderedCpy(volatile uint32_t* dst, const uint32_t* __RESTRI
 * \param table Pointer to the MPU configuration table.
 * \param table Pointer to the MPU configuration table.
 * \param cnt Amount of regions to be configured.
 * \param cnt Amount of regions to be configured.
 */
 */
-__STATIC_INLINE void ARM_MPU_LoadEx(MPU_Type* mpu, uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt) 
+__STATIC_INLINE void ARM_MPU_LoadEx(MPU_Type* mpu, uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt)
 {
 {
   const uint32_t rowWordSize = sizeof(ARM_MPU_Region_t)/4U;
   const uint32_t rowWordSize = sizeof(ARM_MPU_Region_t)/4U;
   if (cnt == 1U) {
   if (cnt == 1U) {
@@ -291,7 +291,7 @@ __STATIC_INLINE void ARM_MPU_LoadEx(MPU_Type* mpu, uint32_t rnr, ARM_MPU_Region_
   } else {
   } else {
     uint32_t rnrBase   = rnr & ~(MPU_TYPE_RALIASES-1U);
     uint32_t rnrBase   = rnr & ~(MPU_TYPE_RALIASES-1U);
     uint32_t rnrOffset = rnr % MPU_TYPE_RALIASES;
     uint32_t rnrOffset = rnr % MPU_TYPE_RALIASES;
-    
+
     mpu->RNR = rnrBase;
     mpu->RNR = rnrBase;
     while ((rnrOffset + cnt) > MPU_TYPE_RALIASES) {
     while ((rnrOffset + cnt) > MPU_TYPE_RALIASES) {
       uint32_t c = MPU_TYPE_RALIASES - rnrOffset;
       uint32_t c = MPU_TYPE_RALIASES - rnrOffset;
@@ -302,7 +302,7 @@ __STATIC_INLINE void ARM_MPU_LoadEx(MPU_Type* mpu, uint32_t rnr, ARM_MPU_Region_
       rnrBase += MPU_TYPE_RALIASES;
       rnrBase += MPU_TYPE_RALIASES;
       mpu->RNR = rnrBase;
       mpu->RNR = rnrBase;
     }
     }
-    
+
     orderedCpy(&(mpu->RBAR)+(rnrOffset*2U), &(table->RBAR), cnt*rowWordSize);
     orderedCpy(&(mpu->RBAR)+(rnrOffset*2U), &(table->RBAR), cnt*rowWordSize);
   }
   }
 }
 }
@@ -312,7 +312,7 @@ __STATIC_INLINE void ARM_MPU_LoadEx(MPU_Type* mpu, uint32_t rnr, ARM_MPU_Region_
 * \param table Pointer to the MPU configuration table.
 * \param table Pointer to the MPU configuration table.
 * \param cnt Amount of regions to be configured.
 * \param cnt Amount of regions to be configured.
 */
 */
-__STATIC_INLINE void ARM_MPU_Load(uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt) 
+__STATIC_INLINE void ARM_MPU_Load(uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt)
 {
 {
   ARM_MPU_LoadEx(MPU, rnr, table, cnt);
   ARM_MPU_LoadEx(MPU, rnr, table, cnt);
 }
 }
@@ -323,7 +323,7 @@ __STATIC_INLINE void ARM_MPU_Load(uint32_t rnr, ARM_MPU_Region_t const* table, u
 * \param table Pointer to the MPU configuration table.
 * \param table Pointer to the MPU configuration table.
 * \param cnt Amount of regions to be configured.
 * \param cnt Amount of regions to be configured.
 */
 */
-__STATIC_INLINE void ARM_MPU_Load_NS(uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt) 
+__STATIC_INLINE void ARM_MPU_Load_NS(uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt)
 {
 {
   ARM_MPU_LoadEx(MPU_NS, rnr, table, cnt);
   ARM_MPU_LoadEx(MPU_NS, rnr, table, cnt);
 }
 }

+ 9 - 9
bsp/imxrt/libraries/MIMXRT1050/CMSIS/Include/tz_context.h

@@ -30,41 +30,41 @@
 
 
 #ifndef TZ_CONTEXT_H
 #ifndef TZ_CONTEXT_H
 #define TZ_CONTEXT_H
 #define TZ_CONTEXT_H
- 
+
 #include <stdint.h>
 #include <stdint.h>
- 
+
 #ifndef TZ_MODULEID_T
 #ifndef TZ_MODULEID_T
 #define TZ_MODULEID_T
 #define TZ_MODULEID_T
 /// \details Data type that identifies secure software modules called by a process.
 /// \details Data type that identifies secure software modules called by a process.
 typedef uint32_t TZ_ModuleId_t;
 typedef uint32_t TZ_ModuleId_t;
 #endif
 #endif
- 
+
 /// \details TZ Memory ID identifies an allocated memory slot.
 /// \details TZ Memory ID identifies an allocated memory slot.
 typedef uint32_t TZ_MemoryId_t;
 typedef uint32_t TZ_MemoryId_t;
-  
+
 /// Initialize secure context memory system
 /// Initialize secure context memory system
 /// \return execution status (1: success, 0: error)
 /// \return execution status (1: success, 0: error)
 uint32_t TZ_InitContextSystem_S (void);
 uint32_t TZ_InitContextSystem_S (void);
- 
+
 /// Allocate context memory for calling secure software modules in TrustZone
 /// Allocate context memory for calling secure software modules in TrustZone
 /// \param[in]  module   identifies software modules called from non-secure mode
 /// \param[in]  module   identifies software modules called from non-secure mode
 /// \return value != 0 id TrustZone memory slot identifier
 /// \return value != 0 id TrustZone memory slot identifier
 /// \return value 0    no memory available or internal error
 /// \return value 0    no memory available or internal error
 TZ_MemoryId_t TZ_AllocModuleContext_S (TZ_ModuleId_t module);
 TZ_MemoryId_t TZ_AllocModuleContext_S (TZ_ModuleId_t module);
- 
+
 /// Free context memory that was previously allocated with \ref TZ_AllocModuleContext_S
 /// Free context memory that was previously allocated with \ref TZ_AllocModuleContext_S
 /// \param[in]  id  TrustZone memory slot identifier
 /// \param[in]  id  TrustZone memory slot identifier
 /// \return execution status (1: success, 0: error)
 /// \return execution status (1: success, 0: error)
 uint32_t TZ_FreeModuleContext_S (TZ_MemoryId_t id);
 uint32_t TZ_FreeModuleContext_S (TZ_MemoryId_t id);
- 
+
 /// Load secure context (called on RTOS thread context switch)
 /// Load secure context (called on RTOS thread context switch)
 /// \param[in]  id  TrustZone memory slot identifier
 /// \param[in]  id  TrustZone memory slot identifier
 /// \return execution status (1: success, 0: error)
 /// \return execution status (1: success, 0: error)
 uint32_t TZ_LoadContext_S (TZ_MemoryId_t id);
 uint32_t TZ_LoadContext_S (TZ_MemoryId_t id);
- 
+
 /// Store secure context (called on RTOS thread context switch)
 /// Store secure context (called on RTOS thread context switch)
 /// \param[in]  id  TrustZone memory slot identifier
 /// \param[in]  id  TrustZone memory slot identifier
 /// \return execution status (1: success, 0: error)
 /// \return execution status (1: success, 0: error)
 uint32_t TZ_StoreContext_S (TZ_MemoryId_t id);
 uint32_t TZ_StoreContext_S (TZ_MemoryId_t id);
- 
+
 #endif  // TZ_CONTEXT_H
 #endif  // TZ_CONTEXT_H

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_aoi.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 #ifndef _FSL_AOI_H_
 #ifndef _FSL_AOI_H_

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_bee.h

@@ -2,7 +2,7 @@
  * Copyright 2017 NXP
  * Copyright 2017 NXP
  * All rights reserved.
  * All rights reserved.
  *
  *
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 7 - 7
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_cache.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2016, Freescale Semiconductor, Inc.
  * Copyright (c) 2016, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 #ifndef _FSL_CACHE_H_
 #ifndef _FSL_CACHE_H_
@@ -99,7 +99,7 @@ typedef struct _l2cache_config
 {
 {
     /* ------------------------ l2 cachec basic settings ---------------------------- */
     /* ------------------------ l2 cachec basic settings ---------------------------- */
     l2cache_way_num_t wayNum;        /*!< The number of ways. */
     l2cache_way_num_t wayNum;        /*!< The number of ways. */
-    l2cache_way_size  waySize;        /*!< The way size = Cache Ram size / wayNum. */ 
+    l2cache_way_size  waySize;        /*!< The way size = Cache Ram size / wayNum. */
     l2cache_replacement_t repacePolicy;/*!< Replacemnet policy. */
     l2cache_replacement_t repacePolicy;/*!< Replacemnet policy. */
     /* ------------------------ tag/data ram latency settings ----------------------- */
     /* ------------------------ tag/data ram latency settings ----------------------- */
     L2cache_latency_config_t *lateConfig; /*!< Tag/data latency configure. Set NUll if not required. */
     L2cache_latency_config_t *lateConfig; /*!< Tag/data latency configure. Set NUll if not required. */
@@ -109,7 +109,7 @@ typedef struct _l2cache_config
     /* ------------------------ Non-secure access settings -------------------------- */
     /* ------------------------ Non-secure access settings -------------------------- */
     bool nsLockdownEnable;            /*!< None-secure lockdown enable. */
     bool nsLockdownEnable;            /*!< None-secure lockdown enable. */
     /* ------------------------ other settings -------------------------------------- */
     /* ------------------------ other settings -------------------------------------- */
-    l2cache_writealloc_t  writeAlloc;/*!< Write allcoate force option. */     
+    l2cache_writealloc_t  writeAlloc;/*!< Write allcoate force option. */
 } l2cache_config_t;
 } l2cache_config_t;
 #endif  /* FSL_FEATURE_SOC_L2CACHEC_COUNT */
 #endif  /* FSL_FEATURE_SOC_L2CACHEC_COUNT */
 /*******************************************************************************
 /*******************************************************************************
@@ -157,7 +157,7 @@ static inline void L1CACHE_InvalidateICache(void)
  *
  *
  * @param address  The start address of the memory to be invalidated.
  * @param address  The start address of the memory to be invalidated.
  * @param size_byte  The memory size.
  * @param size_byte  The memory size.
- * @note The start address and size_byte should be 32-byte(FSL_FEATURE_L1ICACHE_LINESIZE_BYTE) aligned. 
+ * @note The start address and size_byte should be 32-byte(FSL_FEATURE_L1ICACHE_LINESIZE_BYTE) aligned.
  * The startAddr here will be forced to align to L1 I-cache line size if
  * The startAddr here will be forced to align to L1 I-cache line size if
  * startAddr is not aligned. For the size_byte, application should make sure the
  * startAddr is not aligned. For the size_byte, application should make sure the
  * alignment or make sure the right operation order if the size_byte is not aligned.
  * alignment or make sure the right operation order if the size_byte is not aligned.
@@ -214,7 +214,7 @@ static inline void L1CACHE_CleanInvalidateDCache(void)
  *
  *
  * @param address  The start address of the memory to be invalidated.
  * @param address  The start address of the memory to be invalidated.
  * @param size_byte  The memory size.
  * @param size_byte  The memory size.
- * @note The start address and size_byte should be 32-byte(FSL_FEATURE_L1DCACHE_LINESIZE_BYTE) aligned. 
+ * @note The start address and size_byte should be 32-byte(FSL_FEATURE_L1DCACHE_LINESIZE_BYTE) aligned.
  * The startAddr here will be forced to align to L1 D-cache line size if
  * The startAddr here will be forced to align to L1 D-cache line size if
  * startAddr is not aligned. For the size_byte, application should make sure the
  * startAddr is not aligned. For the size_byte, application should make sure the
  * alignment or make sure the right operation order if the size_byte is not aligned.
  * alignment or make sure the right operation order if the size_byte is not aligned.
@@ -280,7 +280,7 @@ void L2CACHE_Init(l2cache_config_t *config);
 /*!
 /*!
  * @brief Gets an available default settings for the cache controller.
  * @brief Gets an available default settings for the cache controller.
  *
  *
- * This function initializes the cache controller configuration structure with default settings. 
+ * This function initializes the cache controller configuration structure with default settings.
  * The default values are:
  * The default values are:
  * @code
  * @code
  *   config->waysNum = kL2CACHE_8ways;
  *   config->waysNum = kL2CACHE_8ways;
@@ -290,7 +290,7 @@ void L2CACHE_Init(l2cache_config_t *config);
  *   config->istrPrefetchEnable = false;
  *   config->istrPrefetchEnable = false;
  *   config->dataPrefetchEnable = false;
  *   config->dataPrefetchEnable = false;
  *   config->nsLockdownEnable = false;
  *   config->nsLockdownEnable = false;
- *   config->writeAlloc = kL2CACHE_UseAwcache; 
+ *   config->writeAlloc = kL2CACHE_UseAwcache;
  * @endcode
  * @endcode
  * @param config Pointer to the configuration structure.
  * @param config Pointer to the configuration structure.
  */
  */

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_cmp.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 8 - 8
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_common.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015-2016, Freescale Semiconductor, Inc.
  * Copyright (c) 2015-2016, Freescale Semiconductor, Inc.
  * Copyright 2016-2018 NXP
  * Copyright 2016-2018 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 
@@ -126,7 +126,7 @@ enum _status_groups
     kStatusGroup_LPC_I2C_1 = 97,              /*!< Group number for LPC_I2C_1 status codes. */
     kStatusGroup_LPC_I2C_1 = 97,              /*!< Group number for LPC_I2C_1 status codes. */
     kStatusGroup_NOTIFIER = 98,               /*!< Group number for NOTIFIER status codes. */
     kStatusGroup_NOTIFIER = 98,               /*!< Group number for NOTIFIER status codes. */
     kStatusGroup_DebugConsole = 99,           /*!< Group number for debug console status codes. */
     kStatusGroup_DebugConsole = 99,           /*!< Group number for debug console status codes. */
-    kStatusGroup_SEMC = 100,                  /*!< Group number for SEMC status codes. */    
+    kStatusGroup_SEMC = 100,                  /*!< Group number for SEMC status codes. */
     kStatusGroup_ApplicationRangeStart = 101, /*!< Starting number for application groups. */
     kStatusGroup_ApplicationRangeStart = 101, /*!< Starting number for application groups. */
     kStatusGroup_IAP = 102,                   /*!< Group number for IAP status codes */
     kStatusGroup_IAP = 102,                   /*!< Group number for IAP status codes */
 
 
@@ -371,7 +371,7 @@ _Pragma("diag_suppress=Pm120")
 #define AT_QUICKACCESS_SECTION_DATA(func) func
 #define AT_QUICKACCESS_SECTION_DATA(func) func
 #else
 #else
 #error Toolchain not supported.
 #error Toolchain not supported.
-#endif    
+#endif
 #endif /* __FSL_SDK_DRIVER_QUICK_ACCESS_ENABLE */
 #endif /* __FSL_SDK_DRIVER_QUICK_ACCESS_ENABLE */
 /* @} */
 /* @} */
 
 
@@ -525,7 +525,7 @@ _Pragma("diag_suppress=Pm120")
      */
      */
     uint32_t InstallIRQHandler(IRQn_Type irq, uint32_t irqHandler);
     uint32_t InstallIRQHandler(IRQn_Type irq, uint32_t irqHandler);
 #endif /* ENABLE_RAM_VECTOR_TABLE. */
 #endif /* ENABLE_RAM_VECTOR_TABLE. */
-		
+
 #if (defined(FSL_FEATURE_SOC_SYSCON_COUNT) && (FSL_FEATURE_SOC_SYSCON_COUNT > 0))
 #if (defined(FSL_FEATURE_SOC_SYSCON_COUNT) && (FSL_FEATURE_SOC_SYSCON_COUNT > 0))
     /*!
     /*!
      * @brief Enable specific interrupt for wake-up from deep-sleep mode.
      * @brief Enable specific interrupt for wake-up from deep-sleep mode.
@@ -566,15 +566,15 @@ _Pragma("diag_suppress=Pm120")
      * @param size The length required to malloc.
      * @param size The length required to malloc.
      * @param alignbytes The alignment size.
      * @param alignbytes The alignment size.
      * @retval The allocated memory.
      * @retval The allocated memory.
-     */    
+     */
     void *SDK_Malloc(size_t size, size_t alignbytes);
     void *SDK_Malloc(size_t size, size_t alignbytes);
-    
+
     /*!
     /*!
      * @brief Free memory.
      * @brief Free memory.
      *
      *
      * @param ptr The memory to be release.
      * @param ptr The memory to be release.
-     */ 
-    void SDK_Free(void *ptr);    
+     */
+    void SDK_Free(void *ptr);
 
 
 #if defined(__cplusplus)
 #if defined(__cplusplus)
 }
 }

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_dcdc.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2017, NXP
  * Copyright (c) 2017, NXP
  * All rights reserved.
  * All rights reserved.
  *
  *
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_dcp.h

@@ -2,7 +2,7 @@
  * Copyright 2017 NXP
  * Copyright 2017 NXP
  * All rights reserved.
  * All rights reserved.
  *
  *
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_dmamux.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_elcdif.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2017, NXP Semiconductors, Inc.
  * Copyright (c) 2017, NXP Semiconductors, Inc.
  * All rights reserved.
  * All rights reserved.
  *
  *
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_enc.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 3 - 3
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_enet.h

@@ -681,9 +681,9 @@ void ENET_GetDefaultConfig(enet_config_t *config);
  *        The buffer configuration should be prepared for ENET Initialization.
  *        The buffer configuration should be prepared for ENET Initialization.
  *        It is the start address of "ringNum" enet_buffer_config structures.
  *        It is the start address of "ringNum" enet_buffer_config structures.
  *        To support added multi-ring features in some soc and compatible with the previous
  *        To support added multi-ring features in some soc and compatible with the previous
- *        enet driver version. For single ring supported, this bufferConfig is a buffer 
- *        configure structure pointer, for multi-ring supported and used case, this bufferConfig 
- *        pointer should be a buffer configure structure array pointer. 
+ *        enet driver version. For single ring supported, this bufferConfig is a buffer
+ *        configure structure pointer, for multi-ring supported and used case, this bufferConfig
+ *        pointer should be a buffer configure structure array pointer.
  * @param macAddr  ENET mac address of Ethernet device. This MAC address should be
  * @param macAddr  ENET mac address of Ethernet device. This MAC address should be
  *        provided.
  *        provided.
  * @param srcClock_Hz The internal module clock source for MII clock.
  * @param srcClock_Hz The internal module clock source for MII clock.

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_ewm.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 #ifndef _FSL_EWM_H_
 #ifndef _FSL_EWM_H_

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_flexio.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 #ifndef _FSL_FLEXIO_H_
 #ifndef _FSL_FLEXIO_H_

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_flexio_spi.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_flexio_spi_edma.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 #ifndef _FSL_FLEXIO_SPI_EDMA_H_
 #ifndef _FSL_FLEXIO_SPI_EDMA_H_

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_flexio_uart_edma.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 #ifndef _FSL_FLEXIO_UART_EDMA_H_
 #ifndef _FSL_FLEXIO_UART_EDMA_H_

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_flexram.c

@@ -169,7 +169,7 @@ void FLEXRAM_SetTCMSize(uint8_t itcmBankNum, uint8_t dtcmBankNum)
  * is needed.
  * is needed.
  * param config allocate configuration.
  * param config allocate configuration.
  * retval kStatus_InvalidArgument the argument is invalid
  * retval kStatus_InvalidArgument the argument is invalid
- * 		   kStatus_Success allocate success
+ *         kStatus_Success allocate success
  */
  */
 status_t FLEXRAM_AllocateRam(flexram_allocate_ram_t *config)
 status_t FLEXRAM_AllocateRam(flexram_allocate_ram_t *config)
 {
 {

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_flexram.h

@@ -249,7 +249,7 @@ static inline void FLEXRAM_EnableForceRamClockOn(FLEXRAM_Type *base, bool enable
  * is needed.
  * is needed.
  * @param config allocate configuration.
  * @param config allocate configuration.
  * @retval kStatus_InvalidArgument the argument is invalid
  * @retval kStatus_InvalidArgument the argument is invalid
- * 		   kStatus_Success allocate success
+ *         kStatus_Success allocate success
  */
  */
 status_t FLEXRAM_AllocateRam(flexram_allocate_ram_t *config);
 status_t FLEXRAM_AllocateRam(flexram_allocate_ram_t *config);
 
 

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_gpc.h

@@ -3,7 +3,7 @@
  * Copyright 2016 NXP
  * Copyright 2016 NXP
  * All rights reserved.
  * All rights reserved.
  *
  *
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_gpt.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_kpp.h

@@ -1,7 +1,7 @@
 /*
 /*
  * Copyright 2017 NXP
  * Copyright 2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 #ifndef _FSL_KPP_H_
 #ifndef _FSL_KPP_H_

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_lpi2c_edma.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 #ifndef _FSL_LPI2C_EDMA_H_
 #ifndef _FSL_LPI2C_EDMA_H_

+ 3 - 3
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_pmu.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2016, Freescale Semiconductor, Inc.
  * Copyright (c) 2016, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 #ifndef _FSL_PMU_H_
 #ifndef _FSL_PMU_H_
@@ -108,10 +108,10 @@ extern "C" {
  */
  */
 
 
 /*!
 /*!
- * @brief Get PMU status flags. 
+ * @brief Get PMU status flags.
  *
  *
  * @param base PMU peripheral base address.
  * @param base PMU peripheral base address.
- * @return PMU status flags.It indicate if regulator output of 1P1,3P0 and 2P5 is ok 
+ * @return PMU status flags.It indicate if regulator output of 1P1,3P0 and 2P5 is ok
  * and brownout output of 1P1,3P0 and 2P5 is detected.
  * and brownout output of 1P1,3P0 and 2P5 is detected.
  */
  */
 uint32_t PMU_GetStatusFlags(PMU_Type *base);
 uint32_t PMU_GetStatusFlags(PMU_Type *base);

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_pwm.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 #ifndef _FSL_PWM_H_
 #ifndef _FSL_PWM_H_

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_qtmr.h

@@ -1,7 +1,7 @@
 /*
 /*
  * Copyright 2017 NXP
  * Copyright 2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 #ifndef _FSL_QTMR_H_
 #ifndef _FSL_QTMR_H_

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_snvs_lp.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2016, Freescale Semiconductor, Inc.
  * Copyright (c) 2016, Freescale Semiconductor, Inc.
  * Copyright (c) 2017, NXP
  * Copyright (c) 2017, NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 3 - 3
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_src.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2016, Freescale Semiconductor, Inc.
  * Copyright (c) 2016, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 
@@ -86,8 +86,8 @@ enum _src_reset_status_flags
                                                     power-on detection logic. */
                                                     power-on detection logic. */
 #endif                                         /* FSL_FEATURE_SRC_HAS_SRSR_POR */
 #endif                                         /* FSL_FEATURE_SRC_HAS_SRSR_POR */
 #if (defined(FSL_FEATURE_SRC_HAS_SRSR_LOCKUP_SYSRESETREQ) && FSL_FEATURE_SRC_HAS_SRSR_LOCKUP_SYSRESETREQ)
 #if (defined(FSL_FEATURE_SRC_HAS_SRSR_LOCKUP_SYSRESETREQ) && FSL_FEATURE_SRC_HAS_SRSR_LOCKUP_SYSRESETREQ)
-    kSRC_LockupSysResetFlag = SRC_SRSR_LOCKUP_SYSRESETREQ_MASK, /*!< Indicates a reset has been caused by CPU lockup or software 
-                                                                     setting of SYSRESETREQ bit in Application Interrupt and 
+    kSRC_LockupSysResetFlag = SRC_SRSR_LOCKUP_SYSRESETREQ_MASK, /*!< Indicates a reset has been caused by CPU lockup or software
+                                                                     setting of SYSRESETREQ bit in Application Interrupt and
                                                                      Reset Control Register of the ARM core. */
                                                                      Reset Control Register of the ARM core. */
 #endif                                         /* FSL_FEATURE_SRC_HAS_SRSR_LOCKUP_SYSRESETREQ */
 #endif                                         /* FSL_FEATURE_SRC_HAS_SRSR_LOCKUP_SYSRESETREQ */
 #if (defined(FSL_FEATURE_SRC_HAS_SRSR_IPP_RESET_B) && FSL_FEATURE_SRC_HAS_SRSR_IPP_RESET_B)
 #if (defined(FSL_FEATURE_SRC_HAS_SRSR_IPP_RESET_B) && FSL_FEATURE_SRC_HAS_SRSR_IPP_RESET_B)

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_xbara.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/drivers/fsl_xbarb.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 2 - 2
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/project_template/pin_mux.c

@@ -24,10 +24,10 @@ processor_version: 0.0.11
 #include "pin_mux.h"
 #include "pin_mux.h"
 
 
 /* FUNCTION ************************************************************************************************************
 /* FUNCTION ************************************************************************************************************
- * 
+ *
  * Function Name : BOARD_InitBootPins
  * Function Name : BOARD_InitBootPins
  * Description   : Calls initialization functions.
  * Description   : Calls initialization functions.
- * 
+ *
  * END ****************************************************************************************************************/
  * END ****************************************************************************************************************/
 void BOARD_InitBootPins(void) {
 void BOARD_InitBootPins(void) {
     BOARD_InitPins();
     BOARD_InitPins();

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/utilities/fsl_notifier.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/utilities/fsl_sbrk.c

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 #if defined(__GNUC__)
 #if defined(__GNUC__)

+ 5 - 5
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/xip/fsl_flexspi_nor_boot.c

@@ -18,8 +18,8 @@
 #elif defined(__ICCARM__)
 #elif defined(__ICCARM__)
 #pragma location=".boot_hdr.ivt"
 #pragma location=".boot_hdr.ivt"
 #endif
 #endif
-/************************************* 
- *  IVT Data 
+/*************************************
+ *  IVT Data
  *************************************/
  *************************************/
 const ivt image_vector_table = {
 const ivt image_vector_table = {
   IVT_HEADER,                         /* IVT Header */
   IVT_HEADER,                         /* IVT Header */
@@ -37,14 +37,14 @@ const ivt image_vector_table = {
 #elif defined(__ICCARM__)
 #elif defined(__ICCARM__)
 #pragma location=".boot_hdr.boot_data"
 #pragma location=".boot_hdr.boot_data"
 #endif
 #endif
-/************************************* 
- *  Boot Data 
+/*************************************
+ *  Boot Data
  *************************************/
  *************************************/
 const BOOT_DATA_T boot_data = {
 const BOOT_DATA_T boot_data = {
   FLASH_BASE,                 /* boot start location */
   FLASH_BASE,                 /* boot start location */
   FLASH_SIZE,                 /* size */
   FLASH_SIZE,                 /* size */
   PLUGIN_FLAG,                /* Plugin flag*/
   PLUGIN_FLAG,                /* Plugin flag*/
-  0xFFFFFFFF  				  /* empty - extra data word */
+  0xFFFFFFFF                  /* empty - extra data word */
 };
 };
 #endif
 #endif
 
 

+ 13 - 13
bsp/imxrt/libraries/MIMXRT1050/MIMXRT1052/xip/fsl_flexspi_nor_boot.h

@@ -17,8 +17,8 @@
 #define FSL_XIP_DEVICE_DRIVER_VERSION (MAKE_VERSION(2, 0, 0))
 #define FSL_XIP_DEVICE_DRIVER_VERSION (MAKE_VERSION(2, 0, 0))
 /*@}*/
 /*@}*/
 
 
-/************************************* 
- *  IVT Data 
+/*************************************
+ *  IVT Data
  *************************************/
  *************************************/
 typedef struct _ivt_ {
 typedef struct _ivt_ {
     /** @ref hdr with tag #HAB_TAG_IVT, length and HAB version fields
     /** @ref hdr with tag #HAB_TAG_IVT, length and HAB version fields
@@ -56,18 +56,18 @@ typedef struct _ivt_ {
   ((((major) & IVT_MAJOR_VERSION_MASK) << IVT_MAJOR_VERSION_SHIFT) |  \
   ((((major) & IVT_MAJOR_VERSION_MASK) << IVT_MAJOR_VERSION_SHIFT) |  \
   (((minor) & IVT_MINOR_VERSION_MASK) << IVT_MINOR_VERSION_SHIFT))
   (((minor) & IVT_MINOR_VERSION_MASK) << IVT_MINOR_VERSION_SHIFT))
 
 
-/* IVT header */  
+/* IVT header */
 #define IVT_TAG_HEADER        0xD1       /**< Image Vector Table */
 #define IVT_TAG_HEADER        0xD1       /**< Image Vector Table */
 #define IVT_SIZE              0x2000
 #define IVT_SIZE              0x2000
 #define IVT_PAR               IVT_VERSION(IVT_MAJOR_VERSION, IVT_MINOR_VERSION)
 #define IVT_PAR               IVT_VERSION(IVT_MAJOR_VERSION, IVT_MINOR_VERSION)
 #define IVT_HEADER           (IVT_TAG_HEADER | (IVT_SIZE << 8) | (IVT_PAR << 24))
 #define IVT_HEADER           (IVT_TAG_HEADER | (IVT_SIZE << 8) | (IVT_PAR << 24))
 
 
 /* Set resume entry */
 /* Set resume entry */
-#if defined(__CC_ARM) || defined(__ARMCC_VERSION) 
+#if defined(__CC_ARM) || defined(__ARMCC_VERSION)
     extern uint32_t __Vectors[];
     extern uint32_t __Vectors[];
     extern uint32_t Image$$RW_m_config_text$$Base[];
     extern uint32_t Image$$RW_m_config_text$$Base[];
-#define IMAGE_ENTRY_ADDRESS ((uint32_t)__Vectors) 
-#define FLASH_BASE ((uint32_t)Image$$RW_m_config_text$$Base)   
+#define IMAGE_ENTRY_ADDRESS ((uint32_t)__Vectors)
+#define FLASH_BASE ((uint32_t)Image$$RW_m_config_text$$Base)
 #elif defined(__MCUXPRESSO)
 #elif defined(__MCUXPRESSO)
     extern uint32_t __Vectors[];
     extern uint32_t __Vectors[];
     extern uint32_t __boot_hdr_start__[];
     extern uint32_t __boot_hdr_start__[];
@@ -76,13 +76,13 @@ typedef struct _ivt_ {
 #elif defined(__ICCARM__)
 #elif defined(__ICCARM__)
     extern uint32_t __VECTOR_TABLE[];
     extern uint32_t __VECTOR_TABLE[];
     extern uint32_t m_boot_hdr_conf_start[];
     extern uint32_t m_boot_hdr_conf_start[];
-#define IMAGE_ENTRY_ADDRESS ((uint32_t)__VECTOR_TABLE)    
-#define FLASH_BASE ((uint32_t)m_boot_hdr_conf_start)   
+#define IMAGE_ENTRY_ADDRESS ((uint32_t)__VECTOR_TABLE)
+#define FLASH_BASE ((uint32_t)m_boot_hdr_conf_start)
 #elif defined(__GNUC__)
 #elif defined(__GNUC__)
     extern uint32_t __VECTOR_TABLE[];
     extern uint32_t __VECTOR_TABLE[];
     extern uint32_t __FLASH_BASE[];
     extern uint32_t __FLASH_BASE[];
-#define IMAGE_ENTRY_ADDRESS ((uint32_t)__VECTOR_TABLE)     
-#define FLASH_BASE ((uint32_t)__FLASH_BASE)   
+#define IMAGE_ENTRY_ADDRESS ((uint32_t)__VECTOR_TABLE)
+#define FLASH_BASE ((uint32_t)__FLASH_BASE)
 #endif
 #endif
 
 
 #define DCD_ADDRESS           dcd_data
 #define DCD_ADDRESS           dcd_data
@@ -90,14 +90,14 @@ typedef struct _ivt_ {
 #define CSF_ADDRESS           0
 #define CSF_ADDRESS           0
 #define IVT_RSVD             (uint32_t)(0x00000000)
 #define IVT_RSVD             (uint32_t)(0x00000000)
 
 
-/************************************* 
- *  Boot Data 
+/*************************************
+ *  Boot Data
  *************************************/
  *************************************/
 typedef struct _boot_data_ {
 typedef struct _boot_data_ {
   uint32_t start;           /* boot start location */
   uint32_t start;           /* boot start location */
   uint32_t size;            /* size */
   uint32_t size;            /* size */
   uint32_t plugin;          /* plugin flag - 1 if downloaded application is plugin */
   uint32_t plugin;          /* plugin flag - 1 if downloaded application is plugin */
-  uint32_t placeholder;		/* placehoder to make even 0x10 size */
+  uint32_t placeholder;     /* placehoder to make even 0x10 size */
 }BOOT_DATA_T;
 }BOOT_DATA_T;
 
 
 #define FLASH_SIZE            BOARD_FLASH_SIZE
 #define FLASH_SIZE            BOARD_FLASH_SIZE

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/arm_math.h

@@ -77,7 +77,7 @@
    * ARM_MATH_CM0 or ARM_MATH_CM0PLUS depending on the target processor in the application.
    * ARM_MATH_CM0 or ARM_MATH_CM0PLUS depending on the target processor in the application.
    * For Armv8-M cores define preprocessor macro ARM_MATH_ARMV8MBL or ARM_MATH_ARMV8MML.
    * For Armv8-M cores define preprocessor macro ARM_MATH_ARMV8MBL or ARM_MATH_ARMV8MML.
    * Set preprocessor macro __DSP_PRESENT if Armv8-M Mainline core supports DSP instructions.
    * Set preprocessor macro __DSP_PRESENT if Armv8-M Mainline core supports DSP instructions.
-   * 
+   *
    *
    *
    * Examples
    * Examples
    * --------
    * --------

+ 3 - 3
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/cmsis_armcc.h

@@ -62,9 +62,9 @@
 #ifndef   __STATIC_INLINE
 #ifndef   __STATIC_INLINE
   #define __STATIC_INLINE                        static __inline
   #define __STATIC_INLINE                        static __inline
 #endif
 #endif
-#ifndef   __STATIC_FORCEINLINE                 
+#ifndef   __STATIC_FORCEINLINE
   #define __STATIC_FORCEINLINE                   static __forceinline
   #define __STATIC_FORCEINLINE                   static __forceinline
-#endif           
+#endif
 #ifndef   __NO_RETURN
 #ifndef   __NO_RETURN
   #define __NO_RETURN                            __declspec(noreturn)
   #define __NO_RETURN                            __declspec(noreturn)
 #endif
 #endif
@@ -472,7 +472,7 @@ __STATIC_INLINE void __set_FPSCR(uint32_t fpscr)
                    __schedule_barrier();\
                    __schedule_barrier();\
                 } while (0U)
                 } while (0U)
 
 
-                  
+
 /**
 /**
   \brief   Reverse byte order (32 bit)
   \brief   Reverse byte order (32 bit)
   \details Reverses the byte order in unsigned integer value. For example, 0x12345678 becomes 0x78563412.
   \details Reverses the byte order in unsigned integer value. For example, 0x12345678 becomes 0x78563412.

+ 2 - 2
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/cmsis_armclang.h

@@ -594,7 +594,7 @@ __STATIC_FORCEINLINE void __TZ_set_FAULTMASK_NS(uint32_t faultMask)
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Stack Pointer Limit register hence zero is returned always in non-secure
   Stack Pointer Limit register hence zero is returned always in non-secure
   mode.
   mode.
-  
+
   \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
   \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
   \return               PSPLIM Register value
   \return               PSPLIM Register value
  */
  */
@@ -640,7 +640,7 @@ __STATIC_FORCEINLINE uint32_t __TZ_get_PSPLIM_NS(void)
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Stack Pointer Limit register hence the write is silently ignored in non-secure
   Stack Pointer Limit register hence the write is silently ignored in non-secure
   mode.
   mode.
-  
+
   \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
   \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
   \param [in]    ProcStackPtrLimit  Process Stack Pointer Limit value to set
   \param [in]    ProcStackPtrLimit  Process Stack Pointer Limit value to set
  */
  */

+ 2 - 2
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/cmsis_armclang_ltm.h

@@ -595,7 +595,7 @@ __STATIC_FORCEINLINE void __TZ_set_FAULTMASK_NS(uint32_t faultMask)
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Stack Pointer Limit register hence zero is returned always in non-secure
   Stack Pointer Limit register hence zero is returned always in non-secure
   mode.
   mode.
-  
+
   \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
   \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
   \return               PSPLIM Register value
   \return               PSPLIM Register value
  */
  */
@@ -641,7 +641,7 @@ __STATIC_FORCEINLINE uint32_t __TZ_get_PSPLIM_NS(void)
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Stack Pointer Limit register hence the write is silently ignored in non-secure
   Stack Pointer Limit register hence the write is silently ignored in non-secure
   mode.
   mode.
-  
+
   \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
   \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
   \param [in]    ProcStackPtrLimit  Process Stack Pointer Limit value to set
   \param [in]    ProcStackPtrLimit  Process Stack Pointer Limit value to set
  */
  */

+ 12 - 12
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/cmsis_gcc.h

@@ -46,9 +46,9 @@
 #ifndef   __STATIC_INLINE
 #ifndef   __STATIC_INLINE
   #define __STATIC_INLINE                        static inline
   #define __STATIC_INLINE                        static inline
 #endif
 #endif
-#ifndef   __STATIC_FORCEINLINE                 
+#ifndef   __STATIC_FORCEINLINE
   #define __STATIC_FORCEINLINE                   __attribute__((always_inline)) static inline
   #define __STATIC_FORCEINLINE                   __attribute__((always_inline)) static inline
-#endif                                           
+#endif
 #ifndef   __NO_RETURN
 #ifndef   __NO_RETURN
   #define __NO_RETURN                            __attribute__((__noreturn__))
   #define __NO_RETURN                            __attribute__((__noreturn__))
 #endif
 #endif
@@ -126,23 +126,23 @@
   \details This default implementations initialized all data and additional bss
   \details This default implementations initialized all data and additional bss
            sections relying on .copy.table and .zero.table specified properly
            sections relying on .copy.table and .zero.table specified properly
            in the used linker script.
            in the used linker script.
-  
+
  */
  */
 __STATIC_FORCEINLINE __NO_RETURN void __cmsis_start(void)
 __STATIC_FORCEINLINE __NO_RETURN void __cmsis_start(void)
 {
 {
   extern void _start(void) __NO_RETURN;
   extern void _start(void) __NO_RETURN;
-  
+
   typedef struct {
   typedef struct {
     uint32_t const* src;
     uint32_t const* src;
     uint32_t* dest;
     uint32_t* dest;
     uint32_t  wlen;
     uint32_t  wlen;
   } __copy_table_t;
   } __copy_table_t;
-  
+
   typedef struct {
   typedef struct {
     uint32_t* dest;
     uint32_t* dest;
     uint32_t  wlen;
     uint32_t  wlen;
   } __zero_table_t;
   } __zero_table_t;
-  
+
   extern const __copy_table_t __copy_table_start__;
   extern const __copy_table_t __copy_table_start__;
   extern const __copy_table_t __copy_table_end__;
   extern const __copy_table_t __copy_table_end__;
   extern const __zero_table_t __zero_table_start__;
   extern const __zero_table_t __zero_table_start__;
@@ -153,16 +153,16 @@ __STATIC_FORCEINLINE __NO_RETURN void __cmsis_start(void)
       pTable->dest[i] = pTable->src[i];
       pTable->dest[i] = pTable->src[i];
     }
     }
   }
   }
- 
+
   for (__zero_table_t const* pTable = &__zero_table_start__; pTable < &__zero_table_end__; ++pTable) {
   for (__zero_table_t const* pTable = &__zero_table_start__; pTable < &__zero_table_end__; ++pTable) {
     for(uint32_t i=0u; i<pTable->wlen; ++i) {
     for(uint32_t i=0u; i<pTable->wlen; ++i) {
       pTable->dest[i] = 0u;
       pTable->dest[i] = 0u;
     }
     }
   }
   }
- 
+
   _start();
   _start();
 }
 }
-  
+
 #define __PROGRAM_START           __cmsis_start
 #define __PROGRAM_START           __cmsis_start
 #endif
 #endif
 
 
@@ -652,7 +652,7 @@ __STATIC_FORCEINLINE void __TZ_set_FAULTMASK_NS(uint32_t faultMask)
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Stack Pointer Limit register hence zero is returned always in non-secure
   Stack Pointer Limit register hence zero is returned always in non-secure
   mode.
   mode.
-  
+
   \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
   \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
   \return               PSPLIM Register value
   \return               PSPLIM Register value
  */
  */
@@ -697,7 +697,7 @@ __STATIC_FORCEINLINE uint32_t __TZ_get_PSPLIM_NS(void)
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Stack Pointer Limit register hence the write is silently ignored in non-secure
   Stack Pointer Limit register hence the write is silently ignored in non-secure
   mode.
   mode.
-  
+
   \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
   \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
   \param [in]    ProcStackPtrLimit  Process Stack Pointer Limit value to set
   \param [in]    ProcStackPtrLimit  Process Stack Pointer Limit value to set
  */
  */
@@ -834,7 +834,7 @@ __STATIC_FORCEINLINE uint32_t __get_FPSCR(void)
 {
 {
 #if ((defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)) && \
 #if ((defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)) && \
      (defined (__FPU_USED   ) && (__FPU_USED    == 1U))     )
      (defined (__FPU_USED   ) && (__FPU_USED    == 1U))     )
-#if __has_builtin(__builtin_arm_get_fpscr) 
+#if __has_builtin(__builtin_arm_get_fpscr)
 // Re-enable using built-in when GCC has been fixed
 // Re-enable using built-in when GCC has been fixed
 // || (__GNUC__ > 7) || (__GNUC__ == 7 && __GNUC_MINOR__ >= 2)
 // || (__GNUC__ > 7) || (__GNUC__ == 7 && __GNUC_MINOR__ >= 2)
   /* see https://gcc.gnu.org/ml/gcc-patches/2017-04/msg00443.html */
   /* see https://gcc.gnu.org/ml/gcc-patches/2017-04/msg00443.html */

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/cmsis_iccarm.h

@@ -8,7 +8,7 @@
 //------------------------------------------------------------------------------
 //------------------------------------------------------------------------------
 //
 //
 // Copyright (c) 2017-2019 IAR Systems
 // Copyright (c) 2017-2019 IAR Systems
-// Copyright (c) 2017-2019 Arm Limited. All rights reserved. 
+// Copyright (c) 2017-2019 Arm Limited. All rights reserved.
 //
 //
 // Licensed under the Apache License, Version 2.0 (the "License")
 // Licensed under the Apache License, Version 2.0 (the "License")
 // you may not use this file except in compliance with the License.
 // you may not use this file except in compliance with the License.

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/core_armv8mbl.h

@@ -59,7 +59,7 @@
   \ingroup Cortex_ARMv8MBL
   \ingroup Cortex_ARMv8MBL
   @{
   @{
  */
  */
- 
+
 #include "cmsis_version.h"
 #include "cmsis_version.h"
 
 
 /*  CMSIS definitions */
 /*  CMSIS definitions */

+ 9 - 9
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/core_armv8mml.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /*  CMSIS Armv8MML definitions */
 /*  CMSIS Armv8MML definitions */
 #define __ARMv8MML_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)                   /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __ARMv8MML_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)                   /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __ARMv8MML_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)                    /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __ARMv8MML_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)                    /*!< \deprecated [15:0]  CMSIS HAL sub version */
@@ -90,12 +90,12 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
   #endif
   #endif
-  
+
 #elif defined (__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
 #elif defined (__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
   #if defined __ARM_PCS_VFP
   #if defined __ARM_PCS_VFP
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
@@ -113,7 +113,7 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
@@ -130,18 +130,18 @@
   #else
   #else
     #define __FPU_USED         0U
     #define __FPU_USED         0U
   #endif
   #endif
-  
+
   #if defined(__ARM_FEATURE_DSP)
   #if defined(__ARM_FEATURE_DSP)
     #if defined(__DSP_PRESENT) && (__DSP_PRESENT == 1U)
     #if defined(__DSP_PRESENT) && (__DSP_PRESENT == 1U)
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
   #endif
   #endif
-  
+
 #elif defined ( __ICCARM__ )
 #elif defined ( __ICCARM__ )
   #if defined __ARMVFP__
   #if defined __ARMVFP__
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
@@ -159,12 +159,12 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
   #endif
   #endif
-  
+
 #elif defined ( __TI_ARM__ )
 #elif defined ( __TI_ARM__ )
   #if defined __TI_VFP_SUPPORT__
   #if defined __TI_VFP_SUPPORT__
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/core_cm0.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /*  CMSIS CM0 definitions */
 /*  CMSIS CM0 definitions */
 #define __CM0_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM0_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM0_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __CM0_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/core_cm0plus.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /*  CMSIS CM0+ definitions */
 /*  CMSIS CM0+ definitions */
 #define __CM0PLUS_CMSIS_VERSION_MAIN (__CM_CMSIS_VERSION_MAIN)                  /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM0PLUS_CMSIS_VERSION_MAIN (__CM_CMSIS_VERSION_MAIN)                  /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM0PLUS_CMSIS_VERSION_SUB  (__CM_CMSIS_VERSION_SUB)                   /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __CM0PLUS_CMSIS_VERSION_SUB  (__CM_CMSIS_VERSION_SUB)                   /*!< \deprecated [15:0]  CMSIS HAL sub version */

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/core_cm3.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /*  CMSIS CM3 definitions */
 /*  CMSIS CM3 definitions */
 #define __CM3_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM3_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM3_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __CM3_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */

+ 5 - 5
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/core_cm33.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /*  CMSIS CM33 definitions */
 /*  CMSIS CM33 definitions */
 #define __CM33_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)                  /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM33_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)                  /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM33_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)                   /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __CM33_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)                   /*!< \deprecated [15:0]  CMSIS HAL sub version */
@@ -90,7 +90,7 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
@@ -113,7 +113,7 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
@@ -136,7 +136,7 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
@@ -159,7 +159,7 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/core_cm4.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /* CMSIS CM4 definitions */
 /* CMSIS CM4 definitions */
 #define __CM4_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM4_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM4_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __CM4_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */

+ 6 - 6
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/core_cm7.h

@@ -2531,10 +2531,10 @@ __STATIC_FORCEINLINE void SCB_CleanInvalidateDCache (void)
 __STATIC_FORCEINLINE void SCB_InvalidateDCache_by_Addr (void *addr, int32_t dsize)
 __STATIC_FORCEINLINE void SCB_InvalidateDCache_by_Addr (void *addr, int32_t dsize)
 {
 {
   #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
   #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
-    if ( dsize > 0 ) { 
+    if ( dsize > 0 ) {
        int32_t op_size = dsize + (((uint32_t)addr) & (__SCB_DCACHE_LINE_SIZE - 1U));
        int32_t op_size = dsize + (((uint32_t)addr) & (__SCB_DCACHE_LINE_SIZE - 1U));
       uint32_t op_addr = (uint32_t)addr /* & ~(__SCB_DCACHE_LINE_SIZE - 1U) */;
       uint32_t op_addr = (uint32_t)addr /* & ~(__SCB_DCACHE_LINE_SIZE - 1U) */;
-    
+
       __DSB();
       __DSB();
 
 
       do {
       do {
@@ -2561,10 +2561,10 @@ __STATIC_FORCEINLINE void SCB_InvalidateDCache_by_Addr (void *addr, int32_t dsiz
 __STATIC_FORCEINLINE void SCB_CleanDCache_by_Addr (uint32_t *addr, int32_t dsize)
 __STATIC_FORCEINLINE void SCB_CleanDCache_by_Addr (uint32_t *addr, int32_t dsize)
 {
 {
   #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
   #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
-    if ( dsize > 0 ) { 
+    if ( dsize > 0 ) {
        int32_t op_size = dsize + (((uint32_t)addr) & (__SCB_DCACHE_LINE_SIZE - 1U));
        int32_t op_size = dsize + (((uint32_t)addr) & (__SCB_DCACHE_LINE_SIZE - 1U));
       uint32_t op_addr = (uint32_t)addr /* & ~(__SCB_DCACHE_LINE_SIZE - 1U) */;
       uint32_t op_addr = (uint32_t)addr /* & ~(__SCB_DCACHE_LINE_SIZE - 1U) */;
-    
+
       __DSB();
       __DSB();
 
 
       do {
       do {
@@ -2591,10 +2591,10 @@ __STATIC_FORCEINLINE void SCB_CleanDCache_by_Addr (uint32_t *addr, int32_t dsize
 __STATIC_FORCEINLINE void SCB_CleanInvalidateDCache_by_Addr (uint32_t *addr, int32_t dsize)
 __STATIC_FORCEINLINE void SCB_CleanInvalidateDCache_by_Addr (uint32_t *addr, int32_t dsize)
 {
 {
   #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
   #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
-    if ( dsize > 0 ) { 
+    if ( dsize > 0 ) {
        int32_t op_size = dsize + (((uint32_t)addr) & (__SCB_DCACHE_LINE_SIZE - 1U));
        int32_t op_size = dsize + (((uint32_t)addr) & (__SCB_DCACHE_LINE_SIZE - 1U));
       uint32_t op_addr = (uint32_t)addr /* & ~(__SCB_DCACHE_LINE_SIZE - 1U) */;
       uint32_t op_addr = (uint32_t)addr /* & ~(__SCB_DCACHE_LINE_SIZE - 1U) */;
-    
+
       __DSB();
       __DSB();
 
 
       do {
       do {

+ 15 - 15
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/mpu_armv7.h

@@ -21,13 +21,13 @@
  * See the License for the specific language governing permissions and
  * See the License for the specific language governing permissions and
  * limitations under the License.
  * limitations under the License.
  */
  */
- 
+
 #if   defined ( __ICCARM__ )
 #if   defined ( __ICCARM__ )
   #pragma system_include         /* treat file as system include file for MISRA check */
   #pragma system_include         /* treat file as system include file for MISRA check */
 #elif defined (__clang__)
 #elif defined (__clang__)
   #pragma clang system_header    /* treat file as system include file */
   #pragma clang system_header    /* treat file as system include file */
 #endif
 #endif
- 
+
 #ifndef ARM_MPU_ARMV7_H
 #ifndef ARM_MPU_ARMV7_H
 #define ARM_MPU_ARMV7_H
 #define ARM_MPU_ARMV7_H
 
 
@@ -79,12 +79,12 @@
 
 
 /**
 /**
 * MPU Memory Access Attributes
 * MPU Memory Access Attributes
-* 
+*
 * \param TypeExtField      Type extension field, allows you to configure memory access type, for example strongly ordered, peripheral.
 * \param TypeExtField      Type extension field, allows you to configure memory access type, for example strongly ordered, peripheral.
 * \param IsShareable       Region is shareable between multiple bus masters.
 * \param IsShareable       Region is shareable between multiple bus masters.
 * \param IsCacheable       Region is cacheable, i.e. its value may be kept in cache.
 * \param IsCacheable       Region is cacheable, i.e. its value may be kept in cache.
 * \param IsBufferable      Region is bufferable, i.e. using write-back caching. Cacheable but non-bufferable regions use write-through policy.
 * \param IsBufferable      Region is bufferable, i.e. using write-back caching. Cacheable but non-bufferable regions use write-through policy.
-*/  
+*/
 #define ARM_MPU_ACCESS_(TypeExtField, IsShareable, IsCacheable, IsBufferable)   \
 #define ARM_MPU_ACCESS_(TypeExtField, IsShareable, IsCacheable, IsBufferable)   \
   ((((TypeExtField) << MPU_RASR_TEX_Pos) & MPU_RASR_TEX_Msk)                  | \
   ((((TypeExtField) << MPU_RASR_TEX_Pos) & MPU_RASR_TEX_Msk)                  | \
    (((IsShareable)  << MPU_RASR_S_Pos)   & MPU_RASR_S_Msk)                    | \
    (((IsShareable)  << MPU_RASR_S_Pos)   & MPU_RASR_S_Msk)                    | \
@@ -93,7 +93,7 @@
 
 
 /**
 /**
 * MPU Region Attribute and Size Register Value
 * MPU Region Attribute and Size Register Value
-* 
+*
 * \param DisableExec       Instruction access disable bit, 1= disable instruction fetches.
 * \param DisableExec       Instruction access disable bit, 1= disable instruction fetches.
 * \param AccessPermission  Data access permissions, allows you to configure read/write access for User and Privileged mode.
 * \param AccessPermission  Data access permissions, allows you to configure read/write access for User and Privileged mode.
 * \param AccessAttributes  Memory access attribution, see \ref ARM_MPU_ACCESS_.
 * \param AccessAttributes  Memory access attribution, see \ref ARM_MPU_ACCESS_.
@@ -110,7 +110,7 @@
 
 
 /**
 /**
 * MPU Region Attribute and Size Register Value
 * MPU Region Attribute and Size Register Value
-* 
+*
 * \param DisableExec       Instruction access disable bit, 1= disable instruction fetches.
 * \param DisableExec       Instruction access disable bit, 1= disable instruction fetches.
 * \param AccessPermission  Data access permissions, allows you to configure read/write access for User and Privileged mode.
 * \param AccessPermission  Data access permissions, allows you to configure read/write access for User and Privileged mode.
 * \param TypeExtField      Type extension field, allows you to configure memory access type, for example strongly ordered, peripheral.
 * \param TypeExtField      Type extension field, allows you to configure memory access type, for example strongly ordered, peripheral.
@@ -119,7 +119,7 @@
 * \param IsBufferable      Region is bufferable, i.e. using write-back caching. Cacheable but non-bufferable regions use write-through policy.
 * \param IsBufferable      Region is bufferable, i.e. using write-back caching. Cacheable but non-bufferable regions use write-through policy.
 * \param SubRegionDisable  Sub-region disable field.
 * \param SubRegionDisable  Sub-region disable field.
 * \param Size              Region size of the region to be configured, for example 4K, 8K.
 * \param Size              Region size of the region to be configured, for example 4K, 8K.
-*/                         
+*/
 #define ARM_MPU_RASR(DisableExec, AccessPermission, TypeExtField, IsShareable, IsCacheable, IsBufferable, SubRegionDisable, Size) \
 #define ARM_MPU_RASR(DisableExec, AccessPermission, TypeExtField, IsShareable, IsCacheable, IsBufferable, SubRegionDisable, Size) \
   ARM_MPU_RASR_EX(DisableExec, AccessPermission, ARM_MPU_ACCESS_(TypeExtField, IsShareable, IsCacheable, IsBufferable), SubRegionDisable, Size)
   ARM_MPU_RASR_EX(DisableExec, AccessPermission, ARM_MPU_ACCESS_(TypeExtField, IsShareable, IsCacheable, IsBufferable), SubRegionDisable, Size)
 
 
@@ -129,7 +129,7 @@
 *  - Shareable
 *  - Shareable
 *  - Non-cacheable
 *  - Non-cacheable
 *  - Non-bufferable
 *  - Non-bufferable
-*/ 
+*/
 #define ARM_MPU_ACCESS_ORDERED ARM_MPU_ACCESS_(0U, 1U, 0U, 0U)
 #define ARM_MPU_ACCESS_ORDERED ARM_MPU_ACCESS_(0U, 1U, 0U, 0U)
 
 
 /**
 /**
@@ -140,7 +140,7 @@
 *  - Bufferable (if shareable) or non-bufferable (if non-shareable)
 *  - Bufferable (if shareable) or non-bufferable (if non-shareable)
 *
 *
 * \param IsShareable Configures the device memory as shareable or non-shareable.
 * \param IsShareable Configures the device memory as shareable or non-shareable.
-*/ 
+*/
 #define ARM_MPU_ACCESS_DEVICE(IsShareable) ((IsShareable) ? ARM_MPU_ACCESS_(0U, 1U, 0U, 1U) : ARM_MPU_ACCESS_(2U, 0U, 0U, 0U))
 #define ARM_MPU_ACCESS_DEVICE(IsShareable) ((IsShareable) ? ARM_MPU_ACCESS_(0U, 1U, 0U, 1U) : ARM_MPU_ACCESS_(2U, 0U, 0U, 0U))
 
 
 /**
 /**
@@ -153,7 +153,7 @@
 * \param OuterCp Configures the outer cache policy.
 * \param OuterCp Configures the outer cache policy.
 * \param InnerCp Configures the inner cache policy.
 * \param InnerCp Configures the inner cache policy.
 * \param IsShareable Configures the memory as shareable or non-shareable.
 * \param IsShareable Configures the memory as shareable or non-shareable.
-*/ 
+*/
 #define ARM_MPU_ACCESS_NORMAL(OuterCp, InnerCp, IsShareable) ARM_MPU_ACCESS_((4U | (OuterCp)), IsShareable, ((InnerCp) & 2U), ((InnerCp) & 1U))
 #define ARM_MPU_ACCESS_NORMAL(OuterCp, InnerCp, IsShareable) ARM_MPU_ACCESS_((4U | (OuterCp)), IsShareable, ((InnerCp) & 2U), ((InnerCp) & 1U))
 
 
 /**
 /**
@@ -184,7 +184,7 @@ typedef struct {
   uint32_t RBAR; //!< The region base address register value (RBAR)
   uint32_t RBAR; //!< The region base address register value (RBAR)
   uint32_t RASR; //!< The region attribute and size register value (RASR) \ref MPU_RASR
   uint32_t RASR; //!< The region attribute and size register value (RASR) \ref MPU_RASR
 } ARM_MPU_Region_t;
 } ARM_MPU_Region_t;
-    
+
 /** Enable the MPU.
 /** Enable the MPU.
 * \param MPU_Control Default access permissions for unconfigured regions.
 * \param MPU_Control Default access permissions for unconfigured regions.
 */
 */
@@ -221,7 +221,7 @@ __STATIC_INLINE void ARM_MPU_ClrRegion(uint32_t rnr)
 /** Configure an MPU region.
 /** Configure an MPU region.
 * \param rbar Value for RBAR register.
 * \param rbar Value for RBAR register.
 * \param rsar Value for RSAR register.
 * \param rsar Value for RSAR register.
-*/   
+*/
 __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rbar, uint32_t rasr)
 __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rbar, uint32_t rasr)
 {
 {
   MPU->RBAR = rbar;
   MPU->RBAR = rbar;
@@ -232,7 +232,7 @@ __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rbar, uint32_t rasr)
 * \param rnr Region number to be configured.
 * \param rnr Region number to be configured.
 * \param rbar Value for RBAR register.
 * \param rbar Value for RBAR register.
 * \param rsar Value for RSAR register.
 * \param rsar Value for RSAR register.
-*/   
+*/
 __STATIC_INLINE void ARM_MPU_SetRegionEx(uint32_t rnr, uint32_t rbar, uint32_t rasr)
 __STATIC_INLINE void ARM_MPU_SetRegionEx(uint32_t rnr, uint32_t rbar, uint32_t rasr)
 {
 {
   MPU->RNR = rnr;
   MPU->RNR = rnr;
@@ -248,7 +248,7 @@ __STATIC_INLINE void ARM_MPU_SetRegionEx(uint32_t rnr, uint32_t rbar, uint32_t r
 __STATIC_INLINE void ARM_MPU_OrderedMemcpy(volatile uint32_t* dst, const uint32_t* __RESTRICT src, uint32_t len)
 __STATIC_INLINE void ARM_MPU_OrderedMemcpy(volatile uint32_t* dst, const uint32_t* __RESTRICT src, uint32_t len)
 {
 {
   uint32_t i;
   uint32_t i;
-  for (i = 0U; i < len; ++i) 
+  for (i = 0U; i < len; ++i)
   {
   {
     dst[i] = src[i];
     dst[i] = src[i];
   }
   }
@@ -258,7 +258,7 @@ __STATIC_INLINE void ARM_MPU_OrderedMemcpy(volatile uint32_t* dst, const uint32_
 * \param table Pointer to the MPU configuration table.
 * \param table Pointer to the MPU configuration table.
 * \param cnt Amount of regions to be configured.
 * \param cnt Amount of regions to be configured.
 */
 */
-__STATIC_INLINE void ARM_MPU_Load(ARM_MPU_Region_t const* table, uint32_t cnt) 
+__STATIC_INLINE void ARM_MPU_Load(ARM_MPU_Region_t const* table, uint32_t cnt)
 {
 {
   const uint32_t rowWordSize = sizeof(ARM_MPU_Region_t)/4U;
   const uint32_t rowWordSize = sizeof(ARM_MPU_Region_t)/4U;
   while (cnt > MPU_TYPE_RALIASES) {
   while (cnt > MPU_TYPE_RALIASES) {

+ 14 - 14
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/mpu_armv8.h

@@ -108,7 +108,7 @@ typedef struct {
   uint32_t RBAR;                   /*!< Region Base Address Register value */
   uint32_t RBAR;                   /*!< Region Base Address Register value */
   uint32_t RLAR;                   /*!< Region Limit Address Register value */
   uint32_t RLAR;                   /*!< Region Limit Address Register value */
 } ARM_MPU_Region_t;
 } ARM_MPU_Region_t;
-    
+
 /** Enable the MPU.
 /** Enable the MPU.
 * \param MPU_Control Default access permissions for unconfigured regions.
 * \param MPU_Control Default access permissions for unconfigured regions.
 */
 */
@@ -171,11 +171,11 @@ __STATIC_INLINE void ARM_MPU_SetMemAttrEx(MPU_Type* mpu, uint8_t idx, uint8_t at
   const uint8_t reg = idx / 4U;
   const uint8_t reg = idx / 4U;
   const uint32_t pos = ((idx % 4U) * 8U);
   const uint32_t pos = ((idx % 4U) * 8U);
   const uint32_t mask = 0xFFU << pos;
   const uint32_t mask = 0xFFU << pos;
-  
+
   if (reg >= (sizeof(mpu->MAIR) / sizeof(mpu->MAIR[0]))) {
   if (reg >= (sizeof(mpu->MAIR) / sizeof(mpu->MAIR[0]))) {
     return; // invalid index
     return; // invalid index
   }
   }
-  
+
   mpu->MAIR[reg] = ((mpu->MAIR[reg] & ~mask) | ((attr << pos) & mask));
   mpu->MAIR[reg] = ((mpu->MAIR[reg] & ~mask) | ((attr << pos) & mask));
 }
 }
 
 
@@ -222,7 +222,7 @@ __STATIC_INLINE void ARM_MPU_ClrRegion(uint32_t rnr)
 * \param rnr Region number to be cleared.
 * \param rnr Region number to be cleared.
 */
 */
 __STATIC_INLINE void ARM_MPU_ClrRegion_NS(uint32_t rnr)
 __STATIC_INLINE void ARM_MPU_ClrRegion_NS(uint32_t rnr)
-{  
+{
   ARM_MPU_ClrRegionEx(MPU_NS, rnr);
   ARM_MPU_ClrRegionEx(MPU_NS, rnr);
 }
 }
 #endif
 #endif
@@ -232,7 +232,7 @@ __STATIC_INLINE void ARM_MPU_ClrRegion_NS(uint32_t rnr)
 * \param rnr Region number to be configured.
 * \param rnr Region number to be configured.
 * \param rbar Value for RBAR register.
 * \param rbar Value for RBAR register.
 * \param rlar Value for RLAR register.
 * \param rlar Value for RLAR register.
-*/   
+*/
 __STATIC_INLINE void ARM_MPU_SetRegionEx(MPU_Type* mpu, uint32_t rnr, uint32_t rbar, uint32_t rlar)
 __STATIC_INLINE void ARM_MPU_SetRegionEx(MPU_Type* mpu, uint32_t rnr, uint32_t rbar, uint32_t rlar)
 {
 {
   mpu->RNR = rnr;
   mpu->RNR = rnr;
@@ -244,7 +244,7 @@ __STATIC_INLINE void ARM_MPU_SetRegionEx(MPU_Type* mpu, uint32_t rnr, uint32_t r
 * \param rnr Region number to be configured.
 * \param rnr Region number to be configured.
 * \param rbar Value for RBAR register.
 * \param rbar Value for RBAR register.
 * \param rlar Value for RLAR register.
 * \param rlar Value for RLAR register.
-*/   
+*/
 __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rnr, uint32_t rbar, uint32_t rlar)
 __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rnr, uint32_t rbar, uint32_t rlar)
 {
 {
   ARM_MPU_SetRegionEx(MPU, rnr, rbar, rlar);
   ARM_MPU_SetRegionEx(MPU, rnr, rbar, rlar);
@@ -255,10 +255,10 @@ __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rnr, uint32_t rbar, uint32_t rla
 * \param rnr Region number to be configured.
 * \param rnr Region number to be configured.
 * \param rbar Value for RBAR register.
 * \param rbar Value for RBAR register.
 * \param rlar Value for RLAR register.
 * \param rlar Value for RLAR register.
-*/   
+*/
 __STATIC_INLINE void ARM_MPU_SetRegion_NS(uint32_t rnr, uint32_t rbar, uint32_t rlar)
 __STATIC_INLINE void ARM_MPU_SetRegion_NS(uint32_t rnr, uint32_t rbar, uint32_t rlar)
 {
 {
-  ARM_MPU_SetRegionEx(MPU_NS, rnr, rbar, rlar);  
+  ARM_MPU_SetRegionEx(MPU_NS, rnr, rbar, rlar);
 }
 }
 #endif
 #endif
 
 
@@ -270,7 +270,7 @@ __STATIC_INLINE void ARM_MPU_SetRegion_NS(uint32_t rnr, uint32_t rbar, uint32_t
 __STATIC_INLINE void orderedCpy(volatile uint32_t* dst, const uint32_t* __RESTRICT src, uint32_t len)
 __STATIC_INLINE void orderedCpy(volatile uint32_t* dst, const uint32_t* __RESTRICT src, uint32_t len)
 {
 {
   uint32_t i;
   uint32_t i;
-  for (i = 0U; i < len; ++i) 
+  for (i = 0U; i < len; ++i)
   {
   {
     dst[i] = src[i];
     dst[i] = src[i];
   }
   }
@@ -282,7 +282,7 @@ __STATIC_INLINE void orderedCpy(volatile uint32_t* dst, const uint32_t* __RESTRI
 * \param table Pointer to the MPU configuration table.
 * \param table Pointer to the MPU configuration table.
 * \param cnt Amount of regions to be configured.
 * \param cnt Amount of regions to be configured.
 */
 */
-__STATIC_INLINE void ARM_MPU_LoadEx(MPU_Type* mpu, uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt) 
+__STATIC_INLINE void ARM_MPU_LoadEx(MPU_Type* mpu, uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt)
 {
 {
   const uint32_t rowWordSize = sizeof(ARM_MPU_Region_t)/4U;
   const uint32_t rowWordSize = sizeof(ARM_MPU_Region_t)/4U;
   if (cnt == 1U) {
   if (cnt == 1U) {
@@ -291,7 +291,7 @@ __STATIC_INLINE void ARM_MPU_LoadEx(MPU_Type* mpu, uint32_t rnr, ARM_MPU_Region_
   } else {
   } else {
     uint32_t rnrBase   = rnr & ~(MPU_TYPE_RALIASES-1U);
     uint32_t rnrBase   = rnr & ~(MPU_TYPE_RALIASES-1U);
     uint32_t rnrOffset = rnr % MPU_TYPE_RALIASES;
     uint32_t rnrOffset = rnr % MPU_TYPE_RALIASES;
-    
+
     mpu->RNR = rnrBase;
     mpu->RNR = rnrBase;
     while ((rnrOffset + cnt) > MPU_TYPE_RALIASES) {
     while ((rnrOffset + cnt) > MPU_TYPE_RALIASES) {
       uint32_t c = MPU_TYPE_RALIASES - rnrOffset;
       uint32_t c = MPU_TYPE_RALIASES - rnrOffset;
@@ -302,7 +302,7 @@ __STATIC_INLINE void ARM_MPU_LoadEx(MPU_Type* mpu, uint32_t rnr, ARM_MPU_Region_
       rnrBase += MPU_TYPE_RALIASES;
       rnrBase += MPU_TYPE_RALIASES;
       mpu->RNR = rnrBase;
       mpu->RNR = rnrBase;
     }
     }
-    
+
     orderedCpy(&(mpu->RBAR)+(rnrOffset*2U), &(table->RBAR), cnt*rowWordSize);
     orderedCpy(&(mpu->RBAR)+(rnrOffset*2U), &(table->RBAR), cnt*rowWordSize);
   }
   }
 }
 }
@@ -312,7 +312,7 @@ __STATIC_INLINE void ARM_MPU_LoadEx(MPU_Type* mpu, uint32_t rnr, ARM_MPU_Region_
 * \param table Pointer to the MPU configuration table.
 * \param table Pointer to the MPU configuration table.
 * \param cnt Amount of regions to be configured.
 * \param cnt Amount of regions to be configured.
 */
 */
-__STATIC_INLINE void ARM_MPU_Load(uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt) 
+__STATIC_INLINE void ARM_MPU_Load(uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt)
 {
 {
   ARM_MPU_LoadEx(MPU, rnr, table, cnt);
   ARM_MPU_LoadEx(MPU, rnr, table, cnt);
 }
 }
@@ -323,7 +323,7 @@ __STATIC_INLINE void ARM_MPU_Load(uint32_t rnr, ARM_MPU_Region_t const* table, u
 * \param table Pointer to the MPU configuration table.
 * \param table Pointer to the MPU configuration table.
 * \param cnt Amount of regions to be configured.
 * \param cnt Amount of regions to be configured.
 */
 */
-__STATIC_INLINE void ARM_MPU_Load_NS(uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt) 
+__STATIC_INLINE void ARM_MPU_Load_NS(uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt)
 {
 {
   ARM_MPU_LoadEx(MPU_NS, rnr, table, cnt);
   ARM_MPU_LoadEx(MPU_NS, rnr, table, cnt);
 }
 }

+ 9 - 9
bsp/imxrt/libraries/MIMXRT1060/CMSIS/Include/tz_context.h

@@ -30,41 +30,41 @@
 
 
 #ifndef TZ_CONTEXT_H
 #ifndef TZ_CONTEXT_H
 #define TZ_CONTEXT_H
 #define TZ_CONTEXT_H
- 
+
 #include <stdint.h>
 #include <stdint.h>
- 
+
 #ifndef TZ_MODULEID_T
 #ifndef TZ_MODULEID_T
 #define TZ_MODULEID_T
 #define TZ_MODULEID_T
 /// \details Data type that identifies secure software modules called by a process.
 /// \details Data type that identifies secure software modules called by a process.
 typedef uint32_t TZ_ModuleId_t;
 typedef uint32_t TZ_ModuleId_t;
 #endif
 #endif
- 
+
 /// \details TZ Memory ID identifies an allocated memory slot.
 /// \details TZ Memory ID identifies an allocated memory slot.
 typedef uint32_t TZ_MemoryId_t;
 typedef uint32_t TZ_MemoryId_t;
-  
+
 /// Initialize secure context memory system
 /// Initialize secure context memory system
 /// \return execution status (1: success, 0: error)
 /// \return execution status (1: success, 0: error)
 uint32_t TZ_InitContextSystem_S (void);
 uint32_t TZ_InitContextSystem_S (void);
- 
+
 /// Allocate context memory for calling secure software modules in TrustZone
 /// Allocate context memory for calling secure software modules in TrustZone
 /// \param[in]  module   identifies software modules called from non-secure mode
 /// \param[in]  module   identifies software modules called from non-secure mode
 /// \return value != 0 id TrustZone memory slot identifier
 /// \return value != 0 id TrustZone memory slot identifier
 /// \return value 0    no memory available or internal error
 /// \return value 0    no memory available or internal error
 TZ_MemoryId_t TZ_AllocModuleContext_S (TZ_ModuleId_t module);
 TZ_MemoryId_t TZ_AllocModuleContext_S (TZ_ModuleId_t module);
- 
+
 /// Free context memory that was previously allocated with \ref TZ_AllocModuleContext_S
 /// Free context memory that was previously allocated with \ref TZ_AllocModuleContext_S
 /// \param[in]  id  TrustZone memory slot identifier
 /// \param[in]  id  TrustZone memory slot identifier
 /// \return execution status (1: success, 0: error)
 /// \return execution status (1: success, 0: error)
 uint32_t TZ_FreeModuleContext_S (TZ_MemoryId_t id);
 uint32_t TZ_FreeModuleContext_S (TZ_MemoryId_t id);
- 
+
 /// Load secure context (called on RTOS thread context switch)
 /// Load secure context (called on RTOS thread context switch)
 /// \param[in]  id  TrustZone memory slot identifier
 /// \param[in]  id  TrustZone memory slot identifier
 /// \return execution status (1: success, 0: error)
 /// \return execution status (1: success, 0: error)
 uint32_t TZ_LoadContext_S (TZ_MemoryId_t id);
 uint32_t TZ_LoadContext_S (TZ_MemoryId_t id);
- 
+
 /// Store secure context (called on RTOS thread context switch)
 /// Store secure context (called on RTOS thread context switch)
 /// \param[in]  id  TrustZone memory slot identifier
 /// \param[in]  id  TrustZone memory slot identifier
 /// \return execution status (1: success, 0: error)
 /// \return execution status (1: success, 0: error)
 uint32_t TZ_StoreContext_S (TZ_MemoryId_t id);
 uint32_t TZ_StoreContext_S (TZ_MemoryId_t id);
- 
+
 #endif  // TZ_CONTEXT_H
 #endif  // TZ_CONTEXT_H

+ 2 - 2
bsp/imxrt/libraries/MIMXRT1060/MIMXRT1060/drivers/fsl_bee.h

@@ -38,8 +38,8 @@
  *    - Fixed typos in comments.
  *    - Fixed typos in comments.
  *   - New Features
  *   - New Features
  *    - Added configuration setting for endian swap, access permission and region security level.
  *    - Added configuration setting for endian swap, access permission and region security level.
- *	 - Improvements
- *	  - Setting of AES nonce was moved from BEE_SetRegionKey() into separate BEE_SetRegionNonce() function.
+ *   - Improvements
+ *    - Setting of AES nonce was moved from BEE_SetRegionKey() into separate BEE_SetRegionNonce() function.
  *     - Changed handling of region settings. Both regions are configured simultaneously by BEE_SetConfig() function.
  *     - Changed handling of region settings. Both regions are configured simultaneously by BEE_SetConfig() function.
  *      Configuration of FAC start and end address using IOMUXC_GPRs was moved to application.
  *      Configuration of FAC start and end address using IOMUXC_GPRs was moved to application.
  *    - Default value for region address offset was changed to 0.
  *    - Default value for region address offset was changed to 0.

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1060/MIMXRT1060/drivers/fsl_flexram_allocate.c

@@ -34,7 +34,7 @@
  * is needed.
  * is needed.
  * param config allocate configuration.
  * param config allocate configuration.
  * retval kStatus_InvalidArgument the argument is invalid
  * retval kStatus_InvalidArgument the argument is invalid
- * 		   kStatus_Success allocate success
+ *         kStatus_Success allocate success
  */
  */
 status_t FLEXRAM_AllocateRam(flexram_allocate_ram_t *config)
 status_t FLEXRAM_AllocateRam(flexram_allocate_ram_t *config)
 {
 {

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1060/MIMXRT1060/drivers/fsl_flexram_allocate.h

@@ -64,7 +64,7 @@ extern "C" {
  * is needed.
  * is needed.
  * @param config allocate configuration.
  * @param config allocate configuration.
  * @retval kStatus_InvalidArgument the argument is invalid
  * @retval kStatus_InvalidArgument the argument is invalid
- * 		   kStatus_Success allocate success
+ *         kStatus_Success allocate success
  */
  */
 status_t FLEXRAM_AllocateRam(flexram_allocate_ram_t *config);
 status_t FLEXRAM_AllocateRam(flexram_allocate_ram_t *config);
 
 

+ 2 - 2
bsp/imxrt/libraries/MIMXRT1060/MIMXRT1060/project_template/pin_mux.c

@@ -24,10 +24,10 @@ processor_version: 0.0.20
 #include "pin_mux.h"
 #include "pin_mux.h"
 
 
 /* FUNCTION ************************************************************************************************************
 /* FUNCTION ************************************************************************************************************
- * 
+ *
  * Function Name : BOARD_InitBootPins
  * Function Name : BOARD_InitBootPins
  * Description   : Calls initialization functions.
  * Description   : Calls initialization functions.
- * 
+ *
  * END ****************************************************************************************************************/
  * END ****************************************************************************************************************/
 void BOARD_InitBootPins(void) {
 void BOARD_InitBootPins(void) {
     BOARD_InitPins();
     BOARD_InitPins();

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1060/MIMXRT1060/utilities/debug_console/fsl_debug_console_conf.h

@@ -19,7 +19,7 @@
  * And non-blocking is combine with buffer, no matter bare-metal or rtos.
  * And non-blocking is combine with buffer, no matter bare-metal or rtos.
  * Below shows how to configure in your project if you want to use non-blocking mode.
  * Below shows how to configure in your project if you want to use non-blocking mode.
  * For IAR, right click project and select "Options", define it in "C/C++ Compiler->Preprocessor->Defined symbols".
  * For IAR, right click project and select "Options", define it in "C/C++ Compiler->Preprocessor->Defined symbols".
- * For KEIL, click "Options for Target", define it in "C/C++->Preprocessor Symbols->Define".
+ * For KEIL, click "Options for Target…", define it in "C/C++->Preprocessor Symbols->Define".
  * For ARMGCC, open CmakeLists.txt and add the following lines,
  * For ARMGCC, open CmakeLists.txt and add the following lines,
  * "SET(CMAKE_C_FLAGS_DEBUG "${CMAKE_C_FLAGS_DEBUG} -DDEBUG_CONSOLE_TRANSFER_NON_BLOCKING")" for debug target.
  * "SET(CMAKE_C_FLAGS_DEBUG "${CMAKE_C_FLAGS_DEBUG} -DDEBUG_CONSOLE_TRANSFER_NON_BLOCKING")" for debug target.
  * "SET(CMAKE_C_FLAGS_RELEASE "${CMAKE_C_FLAGS_RELEASE} -DDEBUG_CONSOLE_TRANSFER_NON_BLOCKING")" for release target.
  * "SET(CMAKE_C_FLAGS_RELEASE "${CMAKE_C_FLAGS_RELEASE} -DDEBUG_CONSOLE_TRANSFER_NON_BLOCKING")" for release target.

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/arm_math.h

@@ -77,7 +77,7 @@
    * ARM_MATH_CM0 or ARM_MATH_CM0PLUS depending on the target processor in the application.
    * ARM_MATH_CM0 or ARM_MATH_CM0PLUS depending on the target processor in the application.
    * For Armv8-M cores define preprocessor macro ARM_MATH_ARMV8MBL or ARM_MATH_ARMV8MML.
    * For Armv8-M cores define preprocessor macro ARM_MATH_ARMV8MBL or ARM_MATH_ARMV8MML.
    * Set preprocessor macro __DSP_PRESENT if Armv8-M Mainline core supports DSP instructions.
    * Set preprocessor macro __DSP_PRESENT if Armv8-M Mainline core supports DSP instructions.
-   * 
+   *
    *
    *
    * Examples
    * Examples
    * --------
    * --------

+ 3 - 3
bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/cmsis_armcc.h

@@ -58,9 +58,9 @@
 #ifndef   __STATIC_INLINE
 #ifndef   __STATIC_INLINE
   #define __STATIC_INLINE                        static __inline
   #define __STATIC_INLINE                        static __inline
 #endif
 #endif
-#ifndef   __STATIC_FORCEINLINE                 
+#ifndef   __STATIC_FORCEINLINE
   #define __STATIC_FORCEINLINE                   static __forceinline
   #define __STATIC_FORCEINLINE                   static __forceinline
-#endif           
+#endif
 #ifndef   __NO_RETURN
 #ifndef   __NO_RETURN
   #define __NO_RETURN                            __declspec(noreturn)
   #define __NO_RETURN                            __declspec(noreturn)
 #endif
 #endif
@@ -448,7 +448,7 @@ __STATIC_INLINE void __set_FPSCR(uint32_t fpscr)
                    __schedule_barrier();\
                    __schedule_barrier();\
                 } while (0U)
                 } while (0U)
 
 
-                  
+
 /**
 /**
   \brief   Reverse byte order (32 bit)
   \brief   Reverse byte order (32 bit)
   \details Reverses the byte order in unsigned integer value. For example, 0x12345678 becomes 0x78563412.
   \details Reverses the byte order in unsigned integer value. For example, 0x12345678 becomes 0x78563412.

+ 4 - 4
bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/cmsis_armclang.h

@@ -43,9 +43,9 @@
 #ifndef   __STATIC_INLINE
 #ifndef   __STATIC_INLINE
   #define __STATIC_INLINE                        static __inline
   #define __STATIC_INLINE                        static __inline
 #endif
 #endif
-#ifndef   __STATIC_FORCEINLINE                 
+#ifndef   __STATIC_FORCEINLINE
   #define __STATIC_FORCEINLINE                   __attribute__((always_inline)) static __inline
   #define __STATIC_FORCEINLINE                   __attribute__((always_inline)) static __inline
-#endif                                           
+#endif
 #ifndef   __NO_RETURN
 #ifndef   __NO_RETURN
   #define __NO_RETURN                            __attribute__((__noreturn__))
   #define __NO_RETURN                            __attribute__((__noreturn__))
 #endif
 #endif
@@ -570,7 +570,7 @@ __STATIC_FORCEINLINE void __TZ_set_FAULTMASK_NS(uint32_t faultMask)
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Stack Pointer Limit register hence zero is returned always in non-secure
   Stack Pointer Limit register hence zero is returned always in non-secure
   mode.
   mode.
-  
+
   \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
   \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
   \return               PSPLIM Register value
   \return               PSPLIM Register value
  */
  */
@@ -616,7 +616,7 @@ __STATIC_FORCEINLINE uint32_t __TZ_get_PSPLIM_NS(void)
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Stack Pointer Limit register hence the write is silently ignored in non-secure
   Stack Pointer Limit register hence the write is silently ignored in non-secure
   mode.
   mode.
-  
+
   \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
   \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
   \param [in]    ProcStackPtrLimit  Process Stack Pointer Limit value to set
   \param [in]    ProcStackPtrLimit  Process Stack Pointer Limit value to set
  */
  */

+ 4 - 4
bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/cmsis_gcc.h

@@ -46,9 +46,9 @@
 #ifndef   __STATIC_INLINE
 #ifndef   __STATIC_INLINE
   #define __STATIC_INLINE                        static inline
   #define __STATIC_INLINE                        static inline
 #endif
 #endif
-#ifndef   __STATIC_FORCEINLINE                 
+#ifndef   __STATIC_FORCEINLINE
   #define __STATIC_FORCEINLINE                   __attribute__((always_inline)) static inline
   #define __STATIC_FORCEINLINE                   __attribute__((always_inline)) static inline
-#endif                                           
+#endif
 #ifndef   __NO_RETURN
 #ifndef   __NO_RETURN
   #define __NO_RETURN                            __attribute__((__noreturn__))
   #define __NO_RETURN                            __attribute__((__noreturn__))
 #endif
 #endif
@@ -585,7 +585,7 @@ __STATIC_FORCEINLINE void __TZ_set_FAULTMASK_NS(uint32_t faultMask)
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Stack Pointer Limit register hence zero is returned always in non-secure
   Stack Pointer Limit register hence zero is returned always in non-secure
   mode.
   mode.
-  
+
   \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
   \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
   \return               PSPLIM Register value
   \return               PSPLIM Register value
  */
  */
@@ -630,7 +630,7 @@ __STATIC_FORCEINLINE uint32_t __TZ_get_PSPLIM_NS(void)
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Devices without ARMv8-M Main Extensions (i.e. Cortex-M23) lack the non-secure
   Stack Pointer Limit register hence the write is silently ignored in non-secure
   Stack Pointer Limit register hence the write is silently ignored in non-secure
   mode.
   mode.
-  
+
   \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
   \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
   \param [in]    ProcStackPtrLimit  Process Stack Pointer Limit value to set
   \param [in]    ProcStackPtrLimit  Process Stack Pointer Limit value to set
  */
  */

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/core_armv8mbl.h

@@ -59,7 +59,7 @@
   \ingroup Cortex_ARMv8MBL
   \ingroup Cortex_ARMv8MBL
   @{
   @{
  */
  */
- 
+
 #include "cmsis_version.h"
 #include "cmsis_version.h"
 
 
 /*  CMSIS definitions */
 /*  CMSIS definitions */

+ 9 - 9
bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/core_armv8mml.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /*  CMSIS Armv8MML definitions */
 /*  CMSIS Armv8MML definitions */
 #define __ARMv8MML_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)                   /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __ARMv8MML_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)                   /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __ARMv8MML_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)                    /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __ARMv8MML_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)                    /*!< \deprecated [15:0]  CMSIS HAL sub version */
@@ -90,12 +90,12 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
   #endif
   #endif
-  
+
 #elif defined (__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
 #elif defined (__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
   #if defined __ARM_PCS_VFP
   #if defined __ARM_PCS_VFP
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
@@ -113,7 +113,7 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
@@ -130,18 +130,18 @@
   #else
   #else
     #define __FPU_USED         0U
     #define __FPU_USED         0U
   #endif
   #endif
-  
+
   #if defined(__ARM_FEATURE_DSP)
   #if defined(__ARM_FEATURE_DSP)
     #if defined(__DSP_PRESENT) && (__DSP_PRESENT == 1U)
     #if defined(__DSP_PRESENT) && (__DSP_PRESENT == 1U)
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
   #endif
   #endif
-  
+
 #elif defined ( __ICCARM__ )
 #elif defined ( __ICCARM__ )
   #if defined __ARMVFP__
   #if defined __ARMVFP__
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
@@ -159,12 +159,12 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
   #endif
   #endif
-  
+
 #elif defined ( __TI_ARM__ )
 #elif defined ( __TI_ARM__ )
   #if defined __TI_VFP_SUPPORT__
   #if defined __TI_VFP_SUPPORT__
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
     #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/core_cm0.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /*  CMSIS CM0 definitions */
 /*  CMSIS CM0 definitions */
 #define __CM0_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM0_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM0_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __CM0_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/core_cm0plus.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /*  CMSIS CM0+ definitions */
 /*  CMSIS CM0+ definitions */
 #define __CM0PLUS_CMSIS_VERSION_MAIN (__CM_CMSIS_VERSION_MAIN)                  /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM0PLUS_CMSIS_VERSION_MAIN (__CM_CMSIS_VERSION_MAIN)                  /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM0PLUS_CMSIS_VERSION_SUB  (__CM_CMSIS_VERSION_SUB)                   /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __CM0PLUS_CMSIS_VERSION_SUB  (__CM_CMSIS_VERSION_SUB)                   /*!< \deprecated [15:0]  CMSIS HAL sub version */

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/core_cm3.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /*  CMSIS CM3 definitions */
 /*  CMSIS CM3 definitions */
 #define __CM3_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM3_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM3_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __CM3_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */

+ 5 - 5
bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/core_cm33.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /*  CMSIS CM33 definitions */
 /*  CMSIS CM33 definitions */
 #define __CM33_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)                  /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM33_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)                  /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM33_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)                   /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __CM33_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)                   /*!< \deprecated [15:0]  CMSIS HAL sub version */
@@ -90,7 +90,7 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
@@ -113,7 +113,7 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
@@ -136,7 +136,7 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U
@@ -159,7 +159,7 @@
       #define __DSP_USED       1U
       #define __DSP_USED       1U
     #else
     #else
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
       #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
-      #define __DSP_USED         0U    
+      #define __DSP_USED         0U
     #endif
     #endif
   #else
   #else
     #define __DSP_USED         0U
     #define __DSP_USED         0U

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/core_cm4.h

@@ -61,7 +61,7 @@
  */
  */
 
 
 #include "cmsis_version.h"
 #include "cmsis_version.h"
- 
+
 /* CMSIS CM4 definitions */
 /* CMSIS CM4 definitions */
 #define __CM4_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM4_CMSIS_VERSION_MAIN  (__CM_CMSIS_VERSION_MAIN)              /*!< \deprecated [31:16] CMSIS HAL main version */
 #define __CM4_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */
 #define __CM4_CMSIS_VERSION_SUB   (__CM_CMSIS_VERSION_SUB)               /*!< \deprecated [15:0]  CMSIS HAL sub version */

+ 10 - 10
bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/mpu_armv7.h

@@ -21,13 +21,13 @@
  * See the License for the specific language governing permissions and
  * See the License for the specific language governing permissions and
  * limitations under the License.
  * limitations under the License.
  */
  */
- 
+
 #if   defined ( __ICCARM__ )
 #if   defined ( __ICCARM__ )
   #pragma system_include         /* treat file as system include file for MISRA check */
   #pragma system_include         /* treat file as system include file for MISRA check */
 #elif defined (__clang__)
 #elif defined (__clang__)
   #pragma clang system_header    /* treat file as system include file */
   #pragma clang system_header    /* treat file as system include file */
 #endif
 #endif
- 
+
 #ifndef ARM_MPU_ARMV7_H
 #ifndef ARM_MPU_ARMV7_H
 #define ARM_MPU_ARMV7_H
 #define ARM_MPU_ARMV7_H
 
 
@@ -60,7 +60,7 @@
 #define ARM_MPU_REGION_SIZE_2GB      ((uint8_t)0x1EU)
 #define ARM_MPU_REGION_SIZE_2GB      ((uint8_t)0x1EU)
 #define ARM_MPU_REGION_SIZE_4GB      ((uint8_t)0x1FU)
 #define ARM_MPU_REGION_SIZE_4GB      ((uint8_t)0x1FU)
 
 
-#define ARM_MPU_AP_NONE 0U 
+#define ARM_MPU_AP_NONE 0U
 #define ARM_MPU_AP_PRIV 1U
 #define ARM_MPU_AP_PRIV 1U
 #define ARM_MPU_AP_URO  2U
 #define ARM_MPU_AP_URO  2U
 #define ARM_MPU_AP_FULL 3U
 #define ARM_MPU_AP_FULL 3U
@@ -79,7 +79,7 @@
 
 
 /**
 /**
 * MPU Region Attribute and Size Register Value
 * MPU Region Attribute and Size Register Value
-* 
+*
 * \param DisableExec       Instruction access disable bit, 1= disable instruction fetches.
 * \param DisableExec       Instruction access disable bit, 1= disable instruction fetches.
 * \param AccessPermission  Data access permissions, allows you to configure read/write access for User and Privileged mode.
 * \param AccessPermission  Data access permissions, allows you to configure read/write access for User and Privileged mode.
 * \param TypeExtField      Type extension field, allows you to configure memory access type, for example strongly ordered, peripheral.
 * \param TypeExtField      Type extension field, allows you to configure memory access type, for example strongly ordered, peripheral.
@@ -88,7 +88,7 @@
 * \param IsBufferable      Region is bufferable, i.e. using write-back caching. Cacheable but non-bufferable regions use write-through policy.
 * \param IsBufferable      Region is bufferable, i.e. using write-back caching. Cacheable but non-bufferable regions use write-through policy.
 * \param SubRegionDisable  Sub-region disable field.
 * \param SubRegionDisable  Sub-region disable field.
 * \param Size              Region size of the region to be configured, for example 4K, 8K.
 * \param Size              Region size of the region to be configured, for example 4K, 8K.
-*/                         
+*/
 #define ARM_MPU_RASR(DisableExec, AccessPermission, TypeExtField, IsShareable, IsCacheable, IsBufferable, SubRegionDisable, Size) \
 #define ARM_MPU_RASR(DisableExec, AccessPermission, TypeExtField, IsShareable, IsCacheable, IsBufferable, SubRegionDisable, Size) \
   ((((DisableExec     ) << MPU_RASR_XN_Pos)     & MPU_RASR_XN_Msk)     | \
   ((((DisableExec     ) << MPU_RASR_XN_Pos)     & MPU_RASR_XN_Msk)     | \
    (((AccessPermission) << MPU_RASR_AP_Pos)     & MPU_RASR_AP_Msk)     | \
    (((AccessPermission) << MPU_RASR_AP_Pos)     & MPU_RASR_AP_Msk)     | \
@@ -108,7 +108,7 @@ typedef struct {
   uint32_t RBAR; //!< The region base address register value (RBAR)
   uint32_t RBAR; //!< The region base address register value (RBAR)
   uint32_t RASR; //!< The region attribute and size register value (RASR) \ref MPU_RASR
   uint32_t RASR; //!< The region attribute and size register value (RASR) \ref MPU_RASR
 } ARM_MPU_Region_t;
 } ARM_MPU_Region_t;
-    
+
 /** Enable the MPU.
 /** Enable the MPU.
 * \param MPU_Control Default access permissions for unconfigured regions.
 * \param MPU_Control Default access permissions for unconfigured regions.
 */
 */
@@ -146,7 +146,7 @@ __STATIC_INLINE void ARM_MPU_ClrRegion(uint32_t rnr)
 /** Configure an MPU region.
 /** Configure an MPU region.
 * \param rbar Value for RBAR register.
 * \param rbar Value for RBAR register.
 * \param rsar Value for RSAR register.
 * \param rsar Value for RSAR register.
-*/   
+*/
 __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rbar, uint32_t rasr)
 __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rbar, uint32_t rasr)
 {
 {
   MPU->RBAR = rbar;
   MPU->RBAR = rbar;
@@ -157,7 +157,7 @@ __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rbar, uint32_t rasr)
 * \param rnr Region number to be configured.
 * \param rnr Region number to be configured.
 * \param rbar Value for RBAR register.
 * \param rbar Value for RBAR register.
 * \param rsar Value for RSAR register.
 * \param rsar Value for RSAR register.
-*/   
+*/
 __STATIC_INLINE void ARM_MPU_SetRegionEx(uint32_t rnr, uint32_t rbar, uint32_t rasr)
 __STATIC_INLINE void ARM_MPU_SetRegionEx(uint32_t rnr, uint32_t rbar, uint32_t rasr)
 {
 {
   MPU->RNR = rnr;
   MPU->RNR = rnr;
@@ -173,7 +173,7 @@ __STATIC_INLINE void ARM_MPU_SetRegionEx(uint32_t rnr, uint32_t rbar, uint32_t r
 __STATIC_INLINE void orderedCpy(volatile uint32_t* dst, const uint32_t* __RESTRICT src, uint32_t len)
 __STATIC_INLINE void orderedCpy(volatile uint32_t* dst, const uint32_t* __RESTRICT src, uint32_t len)
 {
 {
   uint32_t i;
   uint32_t i;
-  for (i = 0U; i < len; ++i) 
+  for (i = 0U; i < len; ++i)
   {
   {
     dst[i] = src[i];
     dst[i] = src[i];
   }
   }
@@ -183,7 +183,7 @@ __STATIC_INLINE void orderedCpy(volatile uint32_t* dst, const uint32_t* __RESTRI
 * \param table Pointer to the MPU configuration table.
 * \param table Pointer to the MPU configuration table.
 * \param cnt Amount of regions to be configured.
 * \param cnt Amount of regions to be configured.
 */
 */
-__STATIC_INLINE void ARM_MPU_Load(ARM_MPU_Region_t const* table, uint32_t cnt) 
+__STATIC_INLINE void ARM_MPU_Load(ARM_MPU_Region_t const* table, uint32_t cnt)
 {
 {
   const uint32_t rowWordSize = sizeof(ARM_MPU_Region_t)/4U;
   const uint32_t rowWordSize = sizeof(ARM_MPU_Region_t)/4U;
   while (cnt > MPU_TYPE_RALIASES) {
   while (cnt > MPU_TYPE_RALIASES) {

+ 14 - 14
bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/mpu_armv8.h

@@ -108,7 +108,7 @@ typedef struct {
   uint32_t RBAR;                   /*!< Region Base Address Register value */
   uint32_t RBAR;                   /*!< Region Base Address Register value */
   uint32_t RLAR;                   /*!< Region Limit Address Register value */
   uint32_t RLAR;                   /*!< Region Limit Address Register value */
 } ARM_MPU_Region_t;
 } ARM_MPU_Region_t;
-    
+
 /** Enable the MPU.
 /** Enable the MPU.
 * \param MPU_Control Default access permissions for unconfigured regions.
 * \param MPU_Control Default access permissions for unconfigured regions.
 */
 */
@@ -171,11 +171,11 @@ __STATIC_INLINE void ARM_MPU_SetMemAttrEx(MPU_Type* mpu, uint8_t idx, uint8_t at
   const uint8_t reg = idx / 4U;
   const uint8_t reg = idx / 4U;
   const uint32_t pos = ((idx % 4U) * 8U);
   const uint32_t pos = ((idx % 4U) * 8U);
   const uint32_t mask = 0xFFU << pos;
   const uint32_t mask = 0xFFU << pos;
-  
+
   if (reg >= (sizeof(mpu->MAIR) / sizeof(mpu->MAIR[0]))) {
   if (reg >= (sizeof(mpu->MAIR) / sizeof(mpu->MAIR[0]))) {
     return; // invalid index
     return; // invalid index
   }
   }
-  
+
   mpu->MAIR[reg] = ((mpu->MAIR[reg] & ~mask) | ((attr << pos) & mask));
   mpu->MAIR[reg] = ((mpu->MAIR[reg] & ~mask) | ((attr << pos) & mask));
 }
 }
 
 
@@ -222,7 +222,7 @@ __STATIC_INLINE void ARM_MPU_ClrRegion(uint32_t rnr)
 * \param rnr Region number to be cleared.
 * \param rnr Region number to be cleared.
 */
 */
 __STATIC_INLINE void ARM_MPU_ClrRegion_NS(uint32_t rnr)
 __STATIC_INLINE void ARM_MPU_ClrRegion_NS(uint32_t rnr)
-{  
+{
   ARM_MPU_ClrRegionEx(MPU_NS, rnr);
   ARM_MPU_ClrRegionEx(MPU_NS, rnr);
 }
 }
 #endif
 #endif
@@ -232,7 +232,7 @@ __STATIC_INLINE void ARM_MPU_ClrRegion_NS(uint32_t rnr)
 * \param rnr Region number to be configured.
 * \param rnr Region number to be configured.
 * \param rbar Value for RBAR register.
 * \param rbar Value for RBAR register.
 * \param rlar Value for RLAR register.
 * \param rlar Value for RLAR register.
-*/   
+*/
 __STATIC_INLINE void ARM_MPU_SetRegionEx(MPU_Type* mpu, uint32_t rnr, uint32_t rbar, uint32_t rlar)
 __STATIC_INLINE void ARM_MPU_SetRegionEx(MPU_Type* mpu, uint32_t rnr, uint32_t rbar, uint32_t rlar)
 {
 {
   mpu->RNR = rnr;
   mpu->RNR = rnr;
@@ -244,7 +244,7 @@ __STATIC_INLINE void ARM_MPU_SetRegionEx(MPU_Type* mpu, uint32_t rnr, uint32_t r
 * \param rnr Region number to be configured.
 * \param rnr Region number to be configured.
 * \param rbar Value for RBAR register.
 * \param rbar Value for RBAR register.
 * \param rlar Value for RLAR register.
 * \param rlar Value for RLAR register.
-*/   
+*/
 __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rnr, uint32_t rbar, uint32_t rlar)
 __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rnr, uint32_t rbar, uint32_t rlar)
 {
 {
   ARM_MPU_SetRegionEx(MPU, rnr, rbar, rlar);
   ARM_MPU_SetRegionEx(MPU, rnr, rbar, rlar);
@@ -255,10 +255,10 @@ __STATIC_INLINE void ARM_MPU_SetRegion(uint32_t rnr, uint32_t rbar, uint32_t rla
 * \param rnr Region number to be configured.
 * \param rnr Region number to be configured.
 * \param rbar Value for RBAR register.
 * \param rbar Value for RBAR register.
 * \param rlar Value for RLAR register.
 * \param rlar Value for RLAR register.
-*/   
+*/
 __STATIC_INLINE void ARM_MPU_SetRegion_NS(uint32_t rnr, uint32_t rbar, uint32_t rlar)
 __STATIC_INLINE void ARM_MPU_SetRegion_NS(uint32_t rnr, uint32_t rbar, uint32_t rlar)
 {
 {
-  ARM_MPU_SetRegionEx(MPU_NS, rnr, rbar, rlar);  
+  ARM_MPU_SetRegionEx(MPU_NS, rnr, rbar, rlar);
 }
 }
 #endif
 #endif
 
 
@@ -270,7 +270,7 @@ __STATIC_INLINE void ARM_MPU_SetRegion_NS(uint32_t rnr, uint32_t rbar, uint32_t
 __STATIC_INLINE void orderedCpy(volatile uint32_t* dst, const uint32_t* __RESTRICT src, uint32_t len)
 __STATIC_INLINE void orderedCpy(volatile uint32_t* dst, const uint32_t* __RESTRICT src, uint32_t len)
 {
 {
   uint32_t i;
   uint32_t i;
-  for (i = 0U; i < len; ++i) 
+  for (i = 0U; i < len; ++i)
   {
   {
     dst[i] = src[i];
     dst[i] = src[i];
   }
   }
@@ -282,7 +282,7 @@ __STATIC_INLINE void orderedCpy(volatile uint32_t* dst, const uint32_t* __RESTRI
 * \param table Pointer to the MPU configuration table.
 * \param table Pointer to the MPU configuration table.
 * \param cnt Amount of regions to be configured.
 * \param cnt Amount of regions to be configured.
 */
 */
-__STATIC_INLINE void ARM_MPU_LoadEx(MPU_Type* mpu, uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt) 
+__STATIC_INLINE void ARM_MPU_LoadEx(MPU_Type* mpu, uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt)
 {
 {
   const uint32_t rowWordSize = sizeof(ARM_MPU_Region_t)/4U;
   const uint32_t rowWordSize = sizeof(ARM_MPU_Region_t)/4U;
   if (cnt == 1U) {
   if (cnt == 1U) {
@@ -291,7 +291,7 @@ __STATIC_INLINE void ARM_MPU_LoadEx(MPU_Type* mpu, uint32_t rnr, ARM_MPU_Region_
   } else {
   } else {
     uint32_t rnrBase   = rnr & ~(MPU_TYPE_RALIASES-1U);
     uint32_t rnrBase   = rnr & ~(MPU_TYPE_RALIASES-1U);
     uint32_t rnrOffset = rnr % MPU_TYPE_RALIASES;
     uint32_t rnrOffset = rnr % MPU_TYPE_RALIASES;
-    
+
     mpu->RNR = rnrBase;
     mpu->RNR = rnrBase;
     while ((rnrOffset + cnt) > MPU_TYPE_RALIASES) {
     while ((rnrOffset + cnt) > MPU_TYPE_RALIASES) {
       uint32_t c = MPU_TYPE_RALIASES - rnrOffset;
       uint32_t c = MPU_TYPE_RALIASES - rnrOffset;
@@ -302,7 +302,7 @@ __STATIC_INLINE void ARM_MPU_LoadEx(MPU_Type* mpu, uint32_t rnr, ARM_MPU_Region_
       rnrBase += MPU_TYPE_RALIASES;
       rnrBase += MPU_TYPE_RALIASES;
       mpu->RNR = rnrBase;
       mpu->RNR = rnrBase;
     }
     }
-    
+
     orderedCpy(&(mpu->RBAR)+(rnrOffset*2U), &(table->RBAR), cnt*rowWordSize);
     orderedCpy(&(mpu->RBAR)+(rnrOffset*2U), &(table->RBAR), cnt*rowWordSize);
   }
   }
 }
 }
@@ -312,7 +312,7 @@ __STATIC_INLINE void ARM_MPU_LoadEx(MPU_Type* mpu, uint32_t rnr, ARM_MPU_Region_
 * \param table Pointer to the MPU configuration table.
 * \param table Pointer to the MPU configuration table.
 * \param cnt Amount of regions to be configured.
 * \param cnt Amount of regions to be configured.
 */
 */
-__STATIC_INLINE void ARM_MPU_Load(uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt) 
+__STATIC_INLINE void ARM_MPU_Load(uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt)
 {
 {
   ARM_MPU_LoadEx(MPU, rnr, table, cnt);
   ARM_MPU_LoadEx(MPU, rnr, table, cnt);
 }
 }
@@ -323,7 +323,7 @@ __STATIC_INLINE void ARM_MPU_Load(uint32_t rnr, ARM_MPU_Region_t const* table, u
 * \param table Pointer to the MPU configuration table.
 * \param table Pointer to the MPU configuration table.
 * \param cnt Amount of regions to be configured.
 * \param cnt Amount of regions to be configured.
 */
 */
-__STATIC_INLINE void ARM_MPU_Load_NS(uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt) 
+__STATIC_INLINE void ARM_MPU_Load_NS(uint32_t rnr, ARM_MPU_Region_t const* table, uint32_t cnt)
 {
 {
   ARM_MPU_LoadEx(MPU_NS, rnr, table, cnt);
   ARM_MPU_LoadEx(MPU_NS, rnr, table, cnt);
 }
 }

+ 9 - 9
bsp/imxrt/libraries/MIMXRT1064/CMSIS/Include/tz_context.h

@@ -30,41 +30,41 @@
 
 
 #ifndef TZ_CONTEXT_H
 #ifndef TZ_CONTEXT_H
 #define TZ_CONTEXT_H
 #define TZ_CONTEXT_H
- 
+
 #include <stdint.h>
 #include <stdint.h>
- 
+
 #ifndef TZ_MODULEID_T
 #ifndef TZ_MODULEID_T
 #define TZ_MODULEID_T
 #define TZ_MODULEID_T
 /// \details Data type that identifies secure software modules called by a process.
 /// \details Data type that identifies secure software modules called by a process.
 typedef uint32_t TZ_ModuleId_t;
 typedef uint32_t TZ_ModuleId_t;
 #endif
 #endif
- 
+
 /// \details TZ Memory ID identifies an allocated memory slot.
 /// \details TZ Memory ID identifies an allocated memory slot.
 typedef uint32_t TZ_MemoryId_t;
 typedef uint32_t TZ_MemoryId_t;
-  
+
 /// Initialize secure context memory system
 /// Initialize secure context memory system
 /// \return execution status (1: success, 0: error)
 /// \return execution status (1: success, 0: error)
 uint32_t TZ_InitContextSystem_S (void);
 uint32_t TZ_InitContextSystem_S (void);
- 
+
 /// Allocate context memory for calling secure software modules in TrustZone
 /// Allocate context memory for calling secure software modules in TrustZone
 /// \param[in]  module   identifies software modules called from non-secure mode
 /// \param[in]  module   identifies software modules called from non-secure mode
 /// \return value != 0 id TrustZone memory slot identifier
 /// \return value != 0 id TrustZone memory slot identifier
 /// \return value 0    no memory available or internal error
 /// \return value 0    no memory available or internal error
 TZ_MemoryId_t TZ_AllocModuleContext_S (TZ_ModuleId_t module);
 TZ_MemoryId_t TZ_AllocModuleContext_S (TZ_ModuleId_t module);
- 
+
 /// Free context memory that was previously allocated with \ref TZ_AllocModuleContext_S
 /// Free context memory that was previously allocated with \ref TZ_AllocModuleContext_S
 /// \param[in]  id  TrustZone memory slot identifier
 /// \param[in]  id  TrustZone memory slot identifier
 /// \return execution status (1: success, 0: error)
 /// \return execution status (1: success, 0: error)
 uint32_t TZ_FreeModuleContext_S (TZ_MemoryId_t id);
 uint32_t TZ_FreeModuleContext_S (TZ_MemoryId_t id);
- 
+
 /// Load secure context (called on RTOS thread context switch)
 /// Load secure context (called on RTOS thread context switch)
 /// \param[in]  id  TrustZone memory slot identifier
 /// \param[in]  id  TrustZone memory slot identifier
 /// \return execution status (1: success, 0: error)
 /// \return execution status (1: success, 0: error)
 uint32_t TZ_LoadContext_S (TZ_MemoryId_t id);
 uint32_t TZ_LoadContext_S (TZ_MemoryId_t id);
- 
+
 /// Store secure context (called on RTOS thread context switch)
 /// Store secure context (called on RTOS thread context switch)
 /// \param[in]  id  TrustZone memory slot identifier
 /// \param[in]  id  TrustZone memory slot identifier
 /// \return execution status (1: success, 0: error)
 /// \return execution status (1: success, 0: error)
 uint32_t TZ_StoreContext_S (TZ_MemoryId_t id);
 uint32_t TZ_StoreContext_S (TZ_MemoryId_t id);
- 
+
 #endif  // TZ_CONTEXT_H
 #endif  // TZ_CONTEXT_H

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_aipstz.c

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_aoi.c

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 #include "fsl_aoi.h"
 #include "fsl_aoi.h"

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_aoi.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 #ifndef _FSL_AOI_H_
 #ifndef _FSL_AOI_H_

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_bee.c

@@ -2,7 +2,7 @@
  * Copyright 2017 NXP
  * Copyright 2017 NXP
  * All rights reserved.
  * All rights reserved.
  *
  *
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_bee.h

@@ -2,7 +2,7 @@
  * Copyright 2017 NXP
  * Copyright 2017 NXP
  * All rights reserved.
  * All rights reserved.
  *
  *
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 8 - 8
bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_cache.c

@@ -2,7 +2,7 @@
  * Copyright (c) 2016, Freescale Semiconductor, Inc.
  * Copyright (c) 2016, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 
@@ -169,7 +169,7 @@ static void L2CACHE_GetWayNumSize(uint32_t *num_ways, uint32_t *size_way)
 void L2CACHE_Init(l2cache_config_t *config)
 void L2CACHE_Init(l2cache_config_t *config)
 {
 {
     assert (config);
     assert (config);
-    
+
     uint16_t waysNum = 0xFFU; /* Default use the 8-way mask. */
     uint16_t waysNum = 0xFFU; /* Default use the 8-way mask. */
     uint8_t count;
     uint8_t count;
     uint32_t auxReg = 0;
     uint32_t auxReg = 0;
@@ -180,7 +180,7 @@ void L2CACHE_Init(l2cache_config_t *config)
     if (L2CACHEC->REG1_CONTROL & L2CACHEC_REG1_CONTROL_CE_MASK)
     if (L2CACHEC->REG1_CONTROL & L2CACHEC_REG1_CONTROL_CE_MASK)
     {
     {
         L2CACHE_Disable();
         L2CACHE_Disable();
-    }    
+    }
 
 
     /* Unlock all entries. */
     /* Unlock all entries. */
     if (L2CACHEC->REG1_AUX_CONTROL & L2CACHEC_REG1_AUX_CONTROL_ASSOCIATIVITY_MASK)
     if (L2CACHEC->REG1_AUX_CONTROL & L2CACHEC_REG1_AUX_CONTROL_ASSOCIATIVITY_MASK)
@@ -190,12 +190,12 @@ void L2CACHE_Init(l2cache_config_t *config)
 
 
     for (count = 0; count < L2CACHE_LOCKDOWN_REGNUM; count ++)
     for (count = 0; count < L2CACHE_LOCKDOWN_REGNUM; count ++)
     {
     {
-        L2CACHE_LockdownByWayEnable(count, waysNum, false);    
+        L2CACHE_LockdownByWayEnable(count, waysNum, false);
     }
     }
-    
+
     /* Set the ways and way-size etc. */
     /* Set the ways and way-size etc. */
     auxReg = L2CACHEC_REG1_AUX_CONTROL_ASSOCIATIVITY(config->wayNum) |
     auxReg = L2CACHEC_REG1_AUX_CONTROL_ASSOCIATIVITY(config->wayNum) |
-            L2CACHEC_REG1_AUX_CONTROL_WAYSIZE(config->waySize) | 
+            L2CACHEC_REG1_AUX_CONTROL_WAYSIZE(config->waySize) |
             L2CACHEC_REG1_AUX_CONTROL_CRP(config->repacePolicy) |
             L2CACHEC_REG1_AUX_CONTROL_CRP(config->repacePolicy) |
             L2CACHEC_REG1_AUX_CONTROL_IPE(config->istrPrefetchEnable) |
             L2CACHEC_REG1_AUX_CONTROL_IPE(config->istrPrefetchEnable) |
             L2CACHEC_REG1_AUX_CONTROL_DPE(config->dataPrefetchEnable) |
             L2CACHEC_REG1_AUX_CONTROL_DPE(config->dataPrefetchEnable) |
@@ -239,7 +239,7 @@ void L2CACHE_GetDefaultConfig(l2cache_config_t *config)
     config->istrPrefetchEnable = false;
     config->istrPrefetchEnable = false;
     config->dataPrefetchEnable = false;
     config->dataPrefetchEnable = false;
     config->nsLockdownEnable = false;
     config->nsLockdownEnable = false;
-    config->writeAlloc = kL2CACHE_UseAwcache; 
+    config->writeAlloc = kL2CACHE_UseAwcache;
 }
 }
 
 
 void L2CACHE_Enable(void)
 void L2CACHE_Enable(void)
@@ -399,7 +399,7 @@ void L1CACHE_InvalidateICacheByRange(uint32_t address, uint32_t size_byte)
     }
     }
     __DSB();
     __DSB();
     __ISB();
     __ISB();
-#endif    
+#endif
 }
 }
 
 
 void ICACHE_InvalidateByRange(uint32_t address, uint32_t size_byte)
 void ICACHE_InvalidateByRange(uint32_t address, uint32_t size_byte)

+ 7 - 7
bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_cache.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2016, Freescale Semiconductor, Inc.
  * Copyright (c) 2016, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 #ifndef _FSL_CACHE_H_
 #ifndef _FSL_CACHE_H_
@@ -99,7 +99,7 @@ typedef struct _l2cache_config
 {
 {
     /* ------------------------ l2 cachec basic settings ---------------------------- */
     /* ------------------------ l2 cachec basic settings ---------------------------- */
     l2cache_way_num_t wayNum;        /*!< The number of ways. */
     l2cache_way_num_t wayNum;        /*!< The number of ways. */
-    l2cache_way_size  waySize;        /*!< The way size = Cache Ram size / wayNum. */ 
+    l2cache_way_size  waySize;        /*!< The way size = Cache Ram size / wayNum. */
     l2cache_replacement_t repacePolicy;/*!< Replacemnet policy. */
     l2cache_replacement_t repacePolicy;/*!< Replacemnet policy. */
     /* ------------------------ tag/data ram latency settings ----------------------- */
     /* ------------------------ tag/data ram latency settings ----------------------- */
     L2cache_latency_config_t *lateConfig; /*!< Tag/data latency configure. Set NUll if not required. */
     L2cache_latency_config_t *lateConfig; /*!< Tag/data latency configure. Set NUll if not required. */
@@ -109,7 +109,7 @@ typedef struct _l2cache_config
     /* ------------------------ Non-secure access settings -------------------------- */
     /* ------------------------ Non-secure access settings -------------------------- */
     bool nsLockdownEnable;            /*!< None-secure lockdown enable. */
     bool nsLockdownEnable;            /*!< None-secure lockdown enable. */
     /* ------------------------ other settings -------------------------------------- */
     /* ------------------------ other settings -------------------------------------- */
-    l2cache_writealloc_t  writeAlloc;/*!< Write allcoate force option. */     
+    l2cache_writealloc_t  writeAlloc;/*!< Write allcoate force option. */
 } l2cache_config_t;
 } l2cache_config_t;
 #endif  /* FSL_FEATURE_SOC_L2CACHEC_COUNT */
 #endif  /* FSL_FEATURE_SOC_L2CACHEC_COUNT */
 /*******************************************************************************
 /*******************************************************************************
@@ -157,7 +157,7 @@ static inline void L1CACHE_InvalidateICache(void)
  *
  *
  * @param address  The start address of the memory to be invalidated.
  * @param address  The start address of the memory to be invalidated.
  * @param size_byte  The memory size.
  * @param size_byte  The memory size.
- * @note The start address and size_byte should be 32-byte(FSL_FEATURE_L1ICACHE_LINESIZE_BYTE) aligned. 
+ * @note The start address and size_byte should be 32-byte(FSL_FEATURE_L1ICACHE_LINESIZE_BYTE) aligned.
  * The startAddr here will be forced to align to L1 I-cache line size if
  * The startAddr here will be forced to align to L1 I-cache line size if
  * startAddr is not aligned. For the size_byte, application should make sure the
  * startAddr is not aligned. For the size_byte, application should make sure the
  * alignment or make sure the right operation order if the size_byte is not aligned.
  * alignment or make sure the right operation order if the size_byte is not aligned.
@@ -214,7 +214,7 @@ static inline void L1CACHE_CleanInvalidateDCache(void)
  *
  *
  * @param address  The start address of the memory to be invalidated.
  * @param address  The start address of the memory to be invalidated.
  * @param size_byte  The memory size.
  * @param size_byte  The memory size.
- * @note The start address and size_byte should be 32-byte(FSL_FEATURE_L1DCACHE_LINESIZE_BYTE) aligned. 
+ * @note The start address and size_byte should be 32-byte(FSL_FEATURE_L1DCACHE_LINESIZE_BYTE) aligned.
  * The startAddr here will be forced to align to L1 D-cache line size if
  * The startAddr here will be forced to align to L1 D-cache line size if
  * startAddr is not aligned. For the size_byte, application should make sure the
  * startAddr is not aligned. For the size_byte, application should make sure the
  * alignment or make sure the right operation order if the size_byte is not aligned.
  * alignment or make sure the right operation order if the size_byte is not aligned.
@@ -280,7 +280,7 @@ void L2CACHE_Init(l2cache_config_t *config);
 /*!
 /*!
  * @brief Gets an available default settings for the cache controller.
  * @brief Gets an available default settings for the cache controller.
  *
  *
- * This function initializes the cache controller configuration structure with default settings. 
+ * This function initializes the cache controller configuration structure with default settings.
  * The default values are:
  * The default values are:
  * @code
  * @code
  *   config->waysNum = kL2CACHE_8ways;
  *   config->waysNum = kL2CACHE_8ways;
@@ -290,7 +290,7 @@ void L2CACHE_Init(l2cache_config_t *config);
  *   config->istrPrefetchEnable = false;
  *   config->istrPrefetchEnable = false;
  *   config->dataPrefetchEnable = false;
  *   config->dataPrefetchEnable = false;
  *   config->nsLockdownEnable = false;
  *   config->nsLockdownEnable = false;
- *   config->writeAlloc = kL2CACHE_UseAwcache; 
+ *   config->writeAlloc = kL2CACHE_UseAwcache;
  * @endcode
  * @endcode
  * @param config Pointer to the configuration structure.
  * @param config Pointer to the configuration structure.
  */
  */

+ 4 - 4
bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_clock.c

@@ -14,7 +14,7 @@
 /*******************************************************************************
 /*******************************************************************************
  * Definitions
  * Definitions
  ******************************************************************************/
  ******************************************************************************/
-/* To make full use of CM7 hardware FPU, use double instead of uint64_t in clock driver to 
+/* To make full use of CM7 hardware FPU, use double instead of uint64_t in clock driver to
 achieve better performance, it is depend on the IDE Floating point settings, if double precision is selected
 achieve better performance, it is depend on the IDE Floating point settings, if double precision is selected
 in IDE, clock_64b_t will switch to double type automatically. only support IAR and MDK here */
 in IDE, clock_64b_t will switch to double type automatically. only support IAR and MDK here */
 #if __FPU_USED
 #if __FPU_USED
@@ -447,7 +447,7 @@ bool CLOCK_EnableUsbhs0PhyPllClock(clock_usb_phy_src_t src, uint32_t freq)
     const clock_usb_pll_config_t g_ccmConfigUsbPll = {.loopDivider = 0U};
     const clock_usb_pll_config_t g_ccmConfigUsbPll = {.loopDivider = 0U};
     if (CCM_ANALOG->PLL_USB1 & CCM_ANALOG_PLL_USB1_ENABLE_MASK)
     if (CCM_ANALOG->PLL_USB1 & CCM_ANALOG_PLL_USB1_ENABLE_MASK)
     {
     {
-        CCM_ANALOG->PLL_USB1 |= CCM_ANALOG_PLL_USB1_EN_USB_CLKS_MASK; 
+        CCM_ANALOG->PLL_USB1 |= CCM_ANALOG_PLL_USB1_EN_USB_CLKS_MASK;
     }
     }
     else
     else
     {
     {
@@ -468,7 +468,7 @@ bool CLOCK_EnableUsbhs0PhyPllClock(clock_usb_phy_src_t src, uint32_t freq)
  */
  */
 void CLOCK_DisableUsbhs0PhyPllClock(void)
 void CLOCK_DisableUsbhs0PhyPllClock(void)
 {
 {
-    CCM_ANALOG->PLL_USB1 &= ~CCM_ANALOG_PLL_USB1_EN_USB_CLKS_MASK; 
+    CCM_ANALOG->PLL_USB1 &= ~CCM_ANALOG_PLL_USB1_EN_USB_CLKS_MASK;
     USBPHY1->CTRL |= USBPHY_CTRL_CLKGATE_MASK; /* Set to 1U to gate clocks */
     USBPHY1->CTRL |= USBPHY_CTRL_CLKGATE_MASK; /* Set to 1U to gate clocks */
 }
 }
 
 
@@ -1212,6 +1212,6 @@ bool CLOCK_EnableUsbhs1PhyPllClock(clock_usb_phy_src_t src, uint32_t freq)
  */
  */
 void CLOCK_DisableUsbhs1PhyPllClock(void)
 void CLOCK_DisableUsbhs1PhyPllClock(void)
 {
 {
-    CCM_ANALOG->PLL_USB2 &= ~CCM_ANALOG_PLL_USB2_EN_USB_CLKS_MASK; 
+    CCM_ANALOG->PLL_USB2 &= ~CCM_ANALOG_PLL_USB2_EN_USB_CLKS_MASK;
     USBPHY2->CTRL |= USBPHY_CTRL_CLKGATE_MASK; /* Set to 1U to gate clocks */
     USBPHY2->CTRL |= USBPHY_CTRL_CLKGATE_MASK; /* Set to 1U to gate clocks */
 }
 }

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_clock.h

@@ -540,7 +540,7 @@ typedef enum _clock_ip_name
     kCLOCK_Can3S = (7U << 8U) | CCM_CCGR7_CG4_SHIFT,    /*!< CCGR7, CG4   */
     kCLOCK_Can3S = (7U << 8U) | CCM_CCGR7_CG4_SHIFT,    /*!< CCGR7, CG4   */
     kCLOCK_Aips_lite = (7U << 8U) | CCM_CCGR7_CG5_SHIFT,/*!< CCGR7, CG5   */
     kCLOCK_Aips_lite = (7U << 8U) | CCM_CCGR7_CG5_SHIFT,/*!< CCGR7, CG5   */
     kCLOCK_Flexio3 = (7U << 8U) | CCM_CCGR7_CG6_SHIFT,  /*!< CCGR7, CG6   */
     kCLOCK_Flexio3 = (7U << 8U) | CCM_CCGR7_CG6_SHIFT,  /*!< CCGR7, CG6   */
-    
+
 } clock_ip_name_t;
 } clock_ip_name_t;
 
 
 /*! @brief OSC 24M sorce select */
 /*! @brief OSC 24M sorce select */

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_cmp.c

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_cmp.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright (c) 2015, Freescale Semiconductor, Inc.
  * Copyright 2016-2017 NXP
  * Copyright 2016-2017 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 7 - 7
bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_common.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2015-2016, Freescale Semiconductor, Inc.
  * Copyright (c) 2015-2016, Freescale Semiconductor, Inc.
  * Copyright 2016-2018 NXP
  * Copyright 2016-2018 NXP
  * All rights reserved.
  * All rights reserved.
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 
@@ -123,7 +123,7 @@ enum _status_groups
     kStatusGroup_LPC_MINISPI = 76,            /*!< Group number for LPC_MINISPI status codes. */
     kStatusGroup_LPC_MINISPI = 76,            /*!< Group number for LPC_MINISPI status codes. */
     kStatusGroup_NOTIFIER = 98,               /*!< Group number for NOTIFIER status codes. */
     kStatusGroup_NOTIFIER = 98,               /*!< Group number for NOTIFIER status codes. */
     kStatusGroup_DebugConsole = 99,           /*!< Group number for debug console status codes. */
     kStatusGroup_DebugConsole = 99,           /*!< Group number for debug console status codes. */
-    kStatusGroup_SEMC = 100,                  /*!< Group number for SEMC status codes. */    
+    kStatusGroup_SEMC = 100,                  /*!< Group number for SEMC status codes. */
     kStatusGroup_ApplicationRangeStart = 101, /*!< Starting number for application groups. */
     kStatusGroup_ApplicationRangeStart = 101, /*!< Starting number for application groups. */
     kStatusGroup_IAP = 102,                   /*!< Group number for IAP status codes */
     kStatusGroup_IAP = 102,                   /*!< Group number for IAP status codes */
 };
 };
@@ -348,7 +348,7 @@ _Pragma("diag_suppress=Pm120")
 #define AT_QUICKACCESS_SECTION_DATA(func) func
 #define AT_QUICKACCESS_SECTION_DATA(func) func
 #else
 #else
 #error Toolchain not supported.
 #error Toolchain not supported.
-#endif    
+#endif
 #endif /* __FSL_SDK_DRIVER_QUICK_ACCESS_ENABLE */
 #endif /* __FSL_SDK_DRIVER_QUICK_ACCESS_ENABLE */
 /* @} */
 /* @} */
 
 
@@ -532,15 +532,15 @@ _Pragma("diag_suppress=Pm120")
      * @param size The length required to malloc.
      * @param size The length required to malloc.
      * @param alignbytes The alignment size.
      * @param alignbytes The alignment size.
      * @retval The allocated memory.
      * @retval The allocated memory.
-     */    
+     */
     void *SDK_Malloc(size_t size, size_t alignbytes);
     void *SDK_Malloc(size_t size, size_t alignbytes);
-    
+
     /*!
     /*!
      * @brief Free memory.
      * @brief Free memory.
      *
      *
      * @param ptr The memory to be release.
      * @param ptr The memory to be release.
-     */ 
-    void SDK_Free(void *ptr);    
+     */
+    void SDK_Free(void *ptr);
 
 
 #if defined(__cplusplus)
 #if defined(__cplusplus)
 }
 }

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_csi.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2017, NXP Semiconductors, Inc.
  * Copyright (c) 2017, NXP Semiconductors, Inc.
  * All rights reserved.
  * All rights reserved.
  *
  *
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_dcdc.c

@@ -2,7 +2,7 @@
  * Copyright (c) 2017, NXP
  * Copyright (c) 2017, NXP
  * All rights reserved.
  * All rights reserved.
  *
  *
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_dcdc.h

@@ -2,7 +2,7 @@
  * Copyright (c) 2017, NXP
  * Copyright (c) 2017, NXP
  * All rights reserved.
  * All rights reserved.
  *
  *
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

+ 1 - 1
bsp/imxrt/libraries/MIMXRT1064/MIMXRT1064/drivers/fsl_dcp.c

@@ -2,7 +2,7 @@
  * Copyright 2017 NXP
  * Copyright 2017 NXP
  * All rights reserved.
  * All rights reserved.
  *
  *
- * 
+ *
  * SPDX-License-Identifier: BSD-3-Clause
  * SPDX-License-Identifier: BSD-3-Clause
  */
  */
 
 

この差分においてかなりの量のファイルが変更されているため、一部のファイルを表示していません