hw_ethernet.h 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679
  1. //*****************************************************************************
  2. //
  3. // hw_ethernet.h - Macros used when accessing the Ethernet hardware.
  4. //
  5. // Copyright (c) 2006-2010 Texas Instruments Incorporated. All rights reserved.
  6. // Software License Agreement
  7. //
  8. // Texas Instruments (TI) is supplying this software for use solely and
  9. // exclusively on TI's microcontroller products. The software is owned by
  10. // TI and/or its suppliers, and is protected under applicable copyright
  11. // laws. You may not combine this software with "viral" open-source
  12. // software in order to form a larger program.
  13. //
  14. // THIS SOFTWARE IS PROVIDED "AS IS" AND WITH ALL FAULTS.
  15. // NO WARRANTIES, WHETHER EXPRESS, IMPLIED OR STATUTORY, INCLUDING, BUT
  16. // NOT LIMITED TO, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  17. // A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE. TI SHALL NOT, UNDER ANY
  18. // CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR CONSEQUENTIAL
  19. // DAMAGES, FOR ANY REASON WHATSOEVER.
  20. //
  21. // This is part of revision 6459 of the Stellaris Firmware Development Package.
  22. //
  23. //*****************************************************************************
  24. #ifndef __HW_ETHERNET_H__
  25. #define __HW_ETHERNET_H__
  26. //*****************************************************************************
  27. //
  28. // The following are defines for the Ethernet MAC register offsets.
  29. //
  30. //*****************************************************************************
  31. #define MAC_O_RIS 0x00000000 // Ethernet MAC Raw Interrupt
  32. // Status/Acknowledge
  33. #define MAC_O_IACK 0x00000000 // Ethernet MAC Raw Interrupt
  34. // Status/Acknowledge
  35. #define MAC_O_IM 0x00000004 // Ethernet MAC Interrupt Mask
  36. #define MAC_O_RCTL 0x00000008 // Ethernet MAC Receive Control
  37. #define MAC_O_TCTL 0x0000000C // Ethernet MAC Transmit Control
  38. #define MAC_O_DATA 0x00000010 // Ethernet MAC Data
  39. #define MAC_O_IA0 0x00000014 // Ethernet MAC Individual Address
  40. // 0
  41. #define MAC_O_IA1 0x00000018 // Ethernet MAC Individual Address
  42. // 1
  43. #define MAC_O_THR 0x0000001C // Ethernet MAC Threshold
  44. #define MAC_O_MCTL 0x00000020 // Ethernet MAC Management Control
  45. #define MAC_O_MDV 0x00000024 // Ethernet MAC Management Divider
  46. #define MAC_O_MTXD 0x0000002C // Ethernet MAC Management Transmit
  47. // Data
  48. #define MAC_O_MRXD 0x00000030 // Ethernet MAC Management Receive
  49. // Data
  50. #define MAC_O_NP 0x00000034 // Ethernet MAC Number of Packets
  51. #define MAC_O_TR 0x00000038 // Ethernet MAC Transmission
  52. // Request
  53. #define MAC_O_TS 0x0000003C // Ethernet MAC Timer Support
  54. #define MAC_O_LED 0x00000040 // Ethernet MAC LED Encoding
  55. #define MAC_O_MDIX 0x00000044 // Ethernet PHY MDIX
  56. //*****************************************************************************
  57. //
  58. // The following are defines for the bit fields in the MAC_O_RIS register.
  59. //
  60. //*****************************************************************************
  61. #define MAC_RIS_PHYINT 0x00000040 // PHY Interrupt
  62. #define MAC_RIS_MDINT 0x00000020 // MII Transaction Complete
  63. #define MAC_RIS_RXER 0x00000010 // Receive Error
  64. #define MAC_RIS_FOV 0x00000008 // FIFO Overrun
  65. #define MAC_RIS_TXEMP 0x00000004 // Transmit FIFO Empty
  66. #define MAC_RIS_TXER 0x00000002 // Transmit Error
  67. #define MAC_RIS_RXINT 0x00000001 // Packet Received
  68. //*****************************************************************************
  69. //
  70. // The following are defines for the bit fields in the MAC_O_IACK register.
  71. //
  72. //*****************************************************************************
  73. #define MAC_IACK_PHYINT 0x00000040 // Clear PHY Interrupt
  74. #define MAC_IACK_MDINT 0x00000020 // Clear MII Transaction Complete
  75. #define MAC_IACK_RXER 0x00000010 // Clear Receive Error
  76. #define MAC_IACK_FOV 0x00000008 // Clear FIFO Overrun
  77. #define MAC_IACK_TXEMP 0x00000004 // Clear Transmit FIFO Empty
  78. #define MAC_IACK_TXER 0x00000002 // Clear Transmit Error
  79. #define MAC_IACK_RXINT 0x00000001 // Clear Packet Received
  80. //*****************************************************************************
  81. //
  82. // The following are defines for the bit fields in the MAC_O_IM register.
  83. //
  84. //*****************************************************************************
  85. #define MAC_IM_PHYINTM 0x00000040 // Mask PHY Interrupt
  86. #define MAC_IM_MDINTM 0x00000020 // Mask MII Transaction Complete
  87. #define MAC_IM_RXERM 0x00000010 // Mask Receive Error
  88. #define MAC_IM_FOVM 0x00000008 // Mask FIFO Overrun
  89. #define MAC_IM_TXEMPM 0x00000004 // Mask Transmit FIFO Empty
  90. #define MAC_IM_TXERM 0x00000002 // Mask Transmit Error
  91. #define MAC_IM_RXINTM 0x00000001 // Mask Packet Received
  92. //*****************************************************************************
  93. //
  94. // The following are defines for the bit fields in the MAC_O_RCTL register.
  95. //
  96. //*****************************************************************************
  97. #define MAC_RCTL_RSTFIFO 0x00000010 // Clear Receive FIFO
  98. #define MAC_RCTL_BADCRC 0x00000008 // Enable Reject Bad CRC
  99. #define MAC_RCTL_PRMS 0x00000004 // Enable Promiscuous Mode
  100. #define MAC_RCTL_AMUL 0x00000002 // Enable Multicast Frames
  101. #define MAC_RCTL_RXEN 0x00000001 // Enable Receiver
  102. //*****************************************************************************
  103. //
  104. // The following are defines for the bit fields in the MAC_O_TCTL register.
  105. //
  106. //*****************************************************************************
  107. #define MAC_TCTL_DUPLEX 0x00000010 // Enable Duplex Mode
  108. #define MAC_TCTL_CRC 0x00000004 // Enable CRC Generation
  109. #define MAC_TCTL_PADEN 0x00000002 // Enable Packet Padding
  110. #define MAC_TCTL_TXEN 0x00000001 // Enable Transmitter
  111. //*****************************************************************************
  112. //
  113. // The following are defines for the bit fields in the MAC_O_DATA register.
  114. //
  115. //*****************************************************************************
  116. #define MAC_DATA_TXDATA_M 0xFFFFFFFF // Transmit FIFO Data
  117. #define MAC_DATA_RXDATA_M 0xFFFFFFFF // Receive FIFO Data
  118. #define MAC_DATA_RXDATA_S 0
  119. #define MAC_DATA_TXDATA_S 0
  120. //*****************************************************************************
  121. //
  122. // The following are defines for the bit fields in the MAC_O_IA0 register.
  123. //
  124. //*****************************************************************************
  125. #define MAC_IA0_MACOCT4_M 0xFF000000 // MAC Address Octet 4
  126. #define MAC_IA0_MACOCT3_M 0x00FF0000 // MAC Address Octet 3
  127. #define MAC_IA0_MACOCT2_M 0x0000FF00 // MAC Address Octet 2
  128. #define MAC_IA0_MACOCT1_M 0x000000FF // MAC Address Octet 1
  129. #define MAC_IA0_MACOCT4_S 24
  130. #define MAC_IA0_MACOCT3_S 16
  131. #define MAC_IA0_MACOCT2_S 8
  132. #define MAC_IA0_MACOCT1_S 0
  133. //*****************************************************************************
  134. //
  135. // The following are defines for the bit fields in the MAC_O_IA1 register.
  136. //
  137. //*****************************************************************************
  138. #define MAC_IA1_MACOCT6_M 0x0000FF00 // MAC Address Octet 6
  139. #define MAC_IA1_MACOCT5_M 0x000000FF // MAC Address Octet 5
  140. #define MAC_IA1_MACOCT6_S 8
  141. #define MAC_IA1_MACOCT5_S 0
  142. //*****************************************************************************
  143. //
  144. // The following are defines for the bit fields in the MAC_O_THR register.
  145. //
  146. //*****************************************************************************
  147. #define MAC_THR_THRESH_M 0x0000003F // Threshold Value
  148. #define MAC_THR_THRESH_S 0
  149. //*****************************************************************************
  150. //
  151. // The following are defines for the bit fields in the MAC_O_MCTL register.
  152. //
  153. //*****************************************************************************
  154. #define MAC_MCTL_REGADR_M 0x000000F8 // MII Register Address
  155. #define MAC_MCTL_WRITE 0x00000002 // MII Register Transaction Type
  156. #define MAC_MCTL_START 0x00000001 // MII Register Transaction Enable
  157. #define MAC_MCTL_REGADR_S 3
  158. //*****************************************************************************
  159. //
  160. // The following are defines for the bit fields in the MAC_O_MDV register.
  161. //
  162. //*****************************************************************************
  163. #define MAC_MDV_DIV_M 0x000000FF // Clock Divider
  164. #define MAC_MDV_DIV_S 0
  165. //*****************************************************************************
  166. //
  167. // The following are defines for the bit fields in the MAC_O_MTXD register.
  168. //
  169. //*****************************************************************************
  170. #define MAC_MTXD_MDTX_M 0x0000FFFF // MII Register Transmit Data
  171. #define MAC_MTXD_MDTX_S 0
  172. //*****************************************************************************
  173. //
  174. // The following are defines for the bit fields in the MAC_O_MRXD register.
  175. //
  176. //*****************************************************************************
  177. #define MAC_MRXD_MDRX_M 0x0000FFFF // MII Register Receive Data
  178. #define MAC_MRXD_MDRX_S 0
  179. //*****************************************************************************
  180. //
  181. // The following are defines for the bit fields in the MAC_O_NP register.
  182. //
  183. //*****************************************************************************
  184. #define MAC_NP_NPR_M 0x0000003F // Number of Packets in Receive
  185. // FIFO
  186. #define MAC_NP_NPR_S 0
  187. //*****************************************************************************
  188. //
  189. // The following are defines for the bit fields in the MAC_O_TR register.
  190. //
  191. //*****************************************************************************
  192. #define MAC_TR_NEWTX 0x00000001 // New Transmission
  193. //*****************************************************************************
  194. //
  195. // The following are defines for the bit fields in the MAC_O_TS register.
  196. //
  197. //*****************************************************************************
  198. #define MAC_TS_TSEN 0x00000001 // Time Stamp Enable
  199. //*****************************************************************************
  200. //
  201. // The following are defines for the bit fields in the MAC_O_LED register.
  202. //
  203. //*****************************************************************************
  204. #define MAC_LED_LED1_M 0x00000F00 // LED1 Source
  205. #define MAC_LED_LED1_LINK 0x00000000 // Link OK
  206. #define MAC_LED_LED1_RXTX 0x00000100 // RX or TX Activity (Default LED1)
  207. #define MAC_LED_LED1_100 0x00000500 // 100BASE-TX mode
  208. #define MAC_LED_LED1_10 0x00000600 // 10BASE-T mode
  209. #define MAC_LED_LED1_DUPLEX 0x00000700 // Full-Duplex
  210. #define MAC_LED_LED1_LINKACT 0x00000800 // Link OK & Blink=RX or TX
  211. // Activity
  212. #define MAC_LED_LED0_M 0x0000000F // LED0 Source
  213. #define MAC_LED_LED0_LINK 0x00000000 // Link OK (Default LED0)
  214. #define MAC_LED_LED0_RXTX 0x00000001 // RX or TX Activity
  215. #define MAC_LED_LED0_100 0x00000005 // 100BASE-TX mode
  216. #define MAC_LED_LED0_10 0x00000006 // 10BASE-T mode
  217. #define MAC_LED_LED0_DUPLEX 0x00000007 // Full-Duplex
  218. #define MAC_LED_LED0_LINKACT 0x00000008 // Link OK & Blink=RX or TX
  219. // Activity
  220. //*****************************************************************************
  221. //
  222. // The following are defines for the bit fields in the MAC_O_MDIX register.
  223. //
  224. //*****************************************************************************
  225. #define MAC_MDIX_EN 0x00000001 // MDI/MDI-X Enable
  226. //*****************************************************************************
  227. //
  228. // The following are defines for the Ethernet Controller PHY registers.
  229. //
  230. //*****************************************************************************
  231. #define PHY_MR0 0x00000000 // Ethernet PHY Management Register
  232. // 0 - Control
  233. #define PHY_MR1 0x00000001 // Ethernet PHY Management Register
  234. // 1 - Status
  235. #define PHY_MR2 0x00000002 // Ethernet PHY Management Register
  236. // 2 - PHY Identifier 1
  237. #define PHY_MR3 0x00000003 // Ethernet PHY Management Register
  238. // 3 - PHY Identifier 2
  239. #define PHY_MR4 0x00000004 // Ethernet PHY Management Register
  240. // 4 - Auto-Negotiation
  241. // Advertisement
  242. #define PHY_MR5 0x00000005 // Ethernet PHY Management Register
  243. // 5 - Auto-Negotiation Link
  244. // Partner Base Page Ability
  245. #define PHY_MR6 0x00000006 // Ethernet PHY Management Register
  246. // 6 - Auto-Negotiation Expansion
  247. #define PHY_MR16 0x00000010 // Ethernet PHY Management Register
  248. // 16 - Vendor-Specific
  249. #define PHY_MR17 0x00000011 // Ethernet PHY Management Register
  250. // 17 - Mode Control/Status
  251. #define PHY_MR18 0x00000012 // Ethernet PHY Management Register
  252. // 18 - Diagnostic
  253. #define PHY_MR19 0x00000013 // Ethernet PHY Management Register
  254. // 19 - Transceiver Control
  255. #define PHY_MR23 0x00000017 // Ethernet PHY Management Register
  256. // 23 - LED Configuration
  257. #define PHY_MR24 0x00000018 // Ethernet PHY Management Register
  258. // 24 -MDI/MDIX Control
  259. #define PHY_MR27 0x0000001B // Ethernet PHY Management Register
  260. // 27 - Special Control/Status
  261. #define PHY_MR29 0x0000001D // Ethernet PHY Management Register
  262. // 29 - Interrupt Status
  263. #define PHY_MR30 0x0000001E // Ethernet PHY Management Register
  264. // 30 - Interrupt Mask
  265. #define PHY_MR31 0x0000001F // Ethernet PHY Management Register
  266. // 31 - PHY Special Control/Status
  267. //*****************************************************************************
  268. //
  269. // The following are defines for the bit fields in the PHY_MR0 register.
  270. //
  271. //*****************************************************************************
  272. #define PHY_MR0_RESET 0x00008000 // Reset Registers
  273. #define PHY_MR0_LOOPBK 0x00004000 // Loopback Mode
  274. #define PHY_MR0_SPEEDSL 0x00002000 // Speed Select
  275. #define PHY_MR0_ANEGEN 0x00001000 // Auto-Negotiation Enable
  276. #define PHY_MR0_PWRDN 0x00000800 // Power Down
  277. #define PHY_MR0_ISO 0x00000400 // Isolate
  278. #define PHY_MR0_RANEG 0x00000200 // Restart Auto-Negotiation
  279. #define PHY_MR0_DUPLEX 0x00000100 // Set Duplex Mode
  280. #define PHY_MR0_COLT 0x00000080 // Collision Test
  281. //*****************************************************************************
  282. //
  283. // The following are defines for the bit fields in the PHY_MR1 register.
  284. //
  285. //*****************************************************************************
  286. #define PHY_MR1_100X_F 0x00004000 // 100BASE-TX Full-Duplex Mode
  287. #define PHY_MR1_100X_H 0x00002000 // 100BASE-TX Half-Duplex Mode
  288. #define PHY_MR1_10T_F 0x00001000 // 10BASE-T Full-Duplex Mode
  289. #define PHY_MR1_10T_H 0x00000800 // 10BASE-T Half-Duplex Mode
  290. #define PHY_MR1_MFPS 0x00000040 // Management Frames with Preamble
  291. // Suppressed
  292. #define PHY_MR1_ANEGC 0x00000020 // Auto-Negotiation Complete
  293. #define PHY_MR1_RFAULT 0x00000010 // Remote Fault
  294. #define PHY_MR1_ANEGA 0x00000008 // Auto-Negotiation
  295. #define PHY_MR1_LINK 0x00000004 // Link Made
  296. #define PHY_MR1_JAB 0x00000002 // Jabber Condition
  297. #define PHY_MR1_EXTD 0x00000001 // Extended Capabilities
  298. //*****************************************************************************
  299. //
  300. // The following are defines for the bit fields in the PHY_MR2 register.
  301. //
  302. //*****************************************************************************
  303. #define PHY_MR2_OUI_M 0x0000FFFF // Organizationally Unique
  304. // Identifier[21:6]
  305. #define PHY_MR2_OUI_S 0
  306. //*****************************************************************************
  307. //
  308. // The following are defines for the bit fields in the PHY_MR3 register.
  309. //
  310. //*****************************************************************************
  311. #define PHY_MR3_OUI_M 0x0000FC00 // Organizationally Unique
  312. // Identifier[5:0]
  313. #define PHY_MR3_MN_M 0x000003F0 // Model Number
  314. #define PHY_MR3_RN_M 0x0000000F // Revision Number
  315. #define PHY_MR3_OUI_S 10
  316. #define PHY_MR3_MN_S 4
  317. #define PHY_MR3_RN_S 0
  318. //*****************************************************************************
  319. //
  320. // The following are defines for the bit fields in the PHY_MR4 register.
  321. //
  322. //*****************************************************************************
  323. #define PHY_MR4_NP 0x00008000 // Next Page
  324. #define PHY_MR4_RF 0x00002000 // Remote Fault
  325. #define PHY_MR4_A3 0x00000100 // Technology Ability Field [3]
  326. #define PHY_MR4_A2 0x00000080 // Technology Ability Field [2]
  327. #define PHY_MR4_A1 0x00000040 // Technology Ability Field [1]
  328. #define PHY_MR4_A0 0x00000020 // Technology Ability Field [0]
  329. #define PHY_MR4_S_M 0x0000001F // Selector Field
  330. #define PHY_MR4_S_S 0
  331. //*****************************************************************************
  332. //
  333. // The following are defines for the bit fields in the PHY_MR5 register.
  334. //
  335. //*****************************************************************************
  336. #define PHY_MR5_NP 0x00008000 // Next Page
  337. #define PHY_MR5_ACK 0x00004000 // Acknowledge
  338. #define PHY_MR5_RF 0x00002000 // Remote Fault
  339. #define PHY_MR5_A_M 0x00001FE0 // Technology Ability Field
  340. #define PHY_MR5_S_M 0x0000001F // Selector Field
  341. #define PHY_MR5_S_8023 0x00000001 // IEEE Std 802.3
  342. #define PHY_MR5_S_8029 0x00000002 // IEEE Std 802.9 ISLAN-16T
  343. #define PHY_MR5_S_8025 0x00000003 // IEEE Std 802.5
  344. #define PHY_MR5_S_1394 0x00000004 // IEEE Std 1394
  345. #define PHY_MR5_A_S 5
  346. //*****************************************************************************
  347. //
  348. // The following are defines for the bit fields in the PHY_MR6 register.
  349. //
  350. //*****************************************************************************
  351. #define PHY_MR6_PDF 0x00000010 // Parallel Detection Fault
  352. #define PHY_MR6_LPNPA 0x00000008 // Link Partner is Next Page Able
  353. #define PHY_MR6_PRX 0x00000002 // New Page Received
  354. #define PHY_MR6_LPANEGA 0x00000001 // Link Partner is Auto-Negotiation
  355. // Able
  356. //*****************************************************************************
  357. //
  358. // The following are defines for the bit fields in the PHY_MR16 register.
  359. //
  360. //*****************************************************************************
  361. #define PHY_MR16_RPTR 0x00008000 // Repeater Mode
  362. #define PHY_MR16_INPOL 0x00004000 // Interrupt Polarity
  363. #define PHY_MR16_TXHIM 0x00001000 // Transmit High Impedance Mode
  364. #define PHY_MR16_SQEI 0x00000800 // SQE Inhibit Testing
  365. #define PHY_MR16_NL10 0x00000400 // Natural Loopback Mode
  366. #define PHY_MR16_SR_M 0x000003C0 // Silicon Revision Identifier
  367. #define PHY_MR16_APOL 0x00000020 // Auto-Polarity Disable
  368. #define PHY_MR16_RVSPOL 0x00000010 // Receive Data Polarity
  369. #define PHY_MR16_PCSBP 0x00000002 // PCS Bypass
  370. #define PHY_MR16_RXCC 0x00000001 // Receive Clock Control
  371. #define PHY_MR16_SR_S 6
  372. //*****************************************************************************
  373. //
  374. // The following are defines for the bit fields in the PHY_MR17 register.
  375. //
  376. //*****************************************************************************
  377. #define PHY_MR17_JABBER_IE 0x00008000 // Jabber Interrupt Enable
  378. #define PHY_MR17_FASTRIP 0x00004000 // 10-BASE-T Fast Mode Enable
  379. #define PHY_MR17_RXER_IE 0x00004000 // Receive Error Interrupt Enable
  380. #define PHY_MR17_EDPD 0x00002000 // Enable Energy Detect Power Down
  381. #define PHY_MR17_PRX_IE 0x00002000 // Page Received Interrupt Enable
  382. #define PHY_MR17_PDF_IE 0x00001000 // Parallel Detection Fault
  383. // Interrupt Enable
  384. #define PHY_MR17_LSQE 0x00000800 // Low Squelch Enable
  385. #define PHY_MR17_LPACK_IE 0x00000800 // LP Acknowledge Interrupt Enable
  386. #define PHY_MR17_LSCHG_IE 0x00000400 // Link Status Change Interrupt
  387. // Enable
  388. #define PHY_MR17_RFAULT_IE 0x00000200 // Remote Fault Interrupt Enable
  389. #define PHY_MR17_ANEGCOMP_IE 0x00000100 // Auto-Negotiation Complete
  390. // Interrupt Enable
  391. #define PHY_MR17_FASTEST 0x00000100 // Auto-Negotiation Test Mode
  392. #define PHY_MR17_JABBER_INT 0x00000080 // Jabber Event Interrupt
  393. #define PHY_MR17_RXER_INT 0x00000040 // Receive Error Interrupt
  394. #define PHY_MR17_PRX_INT 0x00000020 // Page Receive Interrupt
  395. #define PHY_MR17_PDF_INT 0x00000010 // Parallel Detection Fault
  396. // Interrupt
  397. #define PHY_MR17_LPACK_INT 0x00000008 // LP Acknowledge Interrupt
  398. #define PHY_MR17_LSCHG_INT 0x00000004 // Link Status Change Interrupt
  399. #define PHY_MR17_FGLS 0x00000004 // Force Good Link Status
  400. #define PHY_MR17_RFAULT_INT 0x00000002 // Remote Fault Interrupt
  401. #define PHY_MR17_ENON 0x00000002 // Energy On
  402. #define PHY_MR17_ANEGCOMP_INT 0x00000001 // Auto-Negotiation Complete
  403. // Interrupt
  404. //*****************************************************************************
  405. //
  406. // The following are defines for the bit fields in the PHY_MR18 register.
  407. //
  408. //*****************************************************************************
  409. #define PHY_MR18_ANEGF 0x00001000 // Auto-Negotiation Failure
  410. #define PHY_MR18_DPLX 0x00000800 // Duplex Mode
  411. #define PHY_MR18_RATE 0x00000400 // Rate
  412. #define PHY_MR18_RXSD 0x00000200 // Receive Detection
  413. #define PHY_MR18_RX_LOCK 0x00000100 // Receive PLL Lock
  414. //*****************************************************************************
  415. //
  416. // The following are defines for the bit fields in the PHY_MR19 register.
  417. //
  418. //*****************************************************************************
  419. #define PHY_MR19_TXO_M 0x0000C000 // Transmit Amplitude Selection
  420. #define PHY_MR19_TXO_00DB 0x00000000 // Gain set for 0.0dB of insertion
  421. // loss
  422. #define PHY_MR19_TXO_04DB 0x00004000 // Gain set for 0.4dB of insertion
  423. // loss
  424. #define PHY_MR19_TXO_08DB 0x00008000 // Gain set for 0.8dB of insertion
  425. // loss
  426. #define PHY_MR19_TXO_12DB 0x0000C000 // Gain set for 1.2dB of insertion
  427. // loss
  428. //*****************************************************************************
  429. //
  430. // The following are defines for the bit fields in the PHY_MR23 register.
  431. //
  432. //*****************************************************************************
  433. #define PHY_MR23_LED1_M 0x000000F0 // LED1 Source
  434. #define PHY_MR23_LED1_LINK 0x00000000 // Link OK
  435. #define PHY_MR23_LED1_RXTX 0x00000010 // RX or TX Activity (Default LED1)
  436. #define PHY_MR23_LED1_100 0x00000050 // 100BASE-TX mode
  437. #define PHY_MR23_LED1_10 0x00000060 // 10BASE-T mode
  438. #define PHY_MR23_LED1_DUPLEX 0x00000070 // Full-Duplex
  439. #define PHY_MR23_LED1_LINKACT 0x00000080 // Link OK & Blink=RX or TX
  440. // Activity
  441. #define PHY_MR23_LED0_M 0x0000000F // LED0 Source
  442. #define PHY_MR23_LED0_LINK 0x00000000 // Link OK (Default LED0)
  443. #define PHY_MR23_LED0_RXTX 0x00000001 // RX or TX Activity
  444. #define PHY_MR23_LED0_100 0x00000005 // 100BASE-TX mode
  445. #define PHY_MR23_LED0_10 0x00000006 // 10BASE-T mode
  446. #define PHY_MR23_LED0_DUPLEX 0x00000007 // Full-Duplex
  447. #define PHY_MR23_LED0_LINKACT 0x00000008 // Link OK & Blink=RX or TX
  448. // Activity
  449. //*****************************************************************************
  450. //
  451. // The following are defines for the bit fields in the PHY_MR24 register.
  452. //
  453. //*****************************************************************************
  454. #define PHY_MR24_PD_MODE 0x00000080 // Parallel Detection Mode
  455. #define PHY_MR24_AUTO_SW 0x00000040 // Auto-Switching Enable
  456. #define PHY_MR24_MDIX 0x00000020 // Auto-Switching Configuration
  457. #define PHY_MR24_MDIX_CM 0x00000010 // Auto-Switching Complete
  458. #define PHY_MR24_MDIX_SD_M 0x0000000F // Auto-Switching Seed
  459. #define PHY_MR24_MDIX_SD_S 0
  460. //*****************************************************************************
  461. //
  462. // The following are defines for the bit fields in the PHY_MR27 register.
  463. //
  464. //*****************************************************************************
  465. #define PHY_MR27_XPOL 0x00000010 // Polarity State of 10 BASE-T
  466. //*****************************************************************************
  467. //
  468. // The following are defines for the bit fields in the PHY_MR29 register.
  469. //
  470. //*****************************************************************************
  471. #define PHY_MR29_EONIS 0x00000080 // ENERGYON Interrupt
  472. #define PHY_MR29_ANCOMPIS 0x00000040 // Auto-Negotiation Complete
  473. // Interrupt
  474. #define PHY_MR29_RFLTIS 0x00000020 // Remote Fault Interrupt
  475. #define PHY_MR29_LDIS 0x00000010 // Link Down Interrupt
  476. #define PHY_MR29_LPACKIS 0x00000008 // Auto-Negotiation LP Acknowledge
  477. #define PHY_MR29_PDFIS 0x00000004 // Parallel Detection Fault
  478. #define PHY_MR29_PRXIS 0x00000002 // Auto Negotiation Page Received
  479. //*****************************************************************************
  480. //
  481. // The following are defines for the bit fields in the PHY_MR30 register.
  482. //
  483. //*****************************************************************************
  484. #define PHY_MR30_EONIM 0x00000080 // ENERGYON Interrupt Enabled
  485. #define PHY_MR30_ANCOMPIM 0x00000040 // Auto-Negotiation Complete
  486. // Interrupt Enabled
  487. #define PHY_MR30_RFLTIM 0x00000020 // Remote Fault Interrupt Enabled
  488. #define PHY_MR30_LDIM 0x00000010 // Link Down Interrupt Enabled
  489. #define PHY_MR30_LPACKIM 0x00000008 // Auto-Negotiation LP Acknowledge
  490. // Enabled
  491. #define PHY_MR30_PDFIM 0x00000004 // Parallel Detection Fault Enabled
  492. #define PHY_MR30_PRXIM 0x00000002 // Auto Negotiation Page Received
  493. // Enabled
  494. //*****************************************************************************
  495. //
  496. // The following are defines for the bit fields in the PHY_MR31 register.
  497. //
  498. //*****************************************************************************
  499. #define PHY_MR31_AUTODONE 0x00001000 // Auto Negotiation Done
  500. #define PHY_MR31_SPEED_M 0x0000001C // HCD Speed Value
  501. #define PHY_MR31_SPEED_10HD 0x00000004 // 10BASE-T half duplex
  502. #define PHY_MR31_SPEED_100HD 0x00000008 // 100BASE-T half duplex
  503. #define PHY_MR31_SPEED_10FD 0x00000014 // 10BASE-T full duplex
  504. #define PHY_MR31_SPEED_100FD 0x00000018 // 100BASE-T full duplex
  505. #define PHY_MR31_SCRDIS 0x00000001 // Scramble Disable
  506. //*****************************************************************************
  507. //
  508. // The following definitions are deprecated.
  509. //
  510. //*****************************************************************************
  511. #ifndef DEPRECATED
  512. //*****************************************************************************
  513. //
  514. // The following are deprecated defines for the Ethernet MAC register offsets.
  515. //
  516. //*****************************************************************************
  517. #define MAC_O_IS 0x00000000 // Interrupt Status Register
  518. //*****************************************************************************
  519. //
  520. // The following are deprecated defines for the bit fields in the MAC_O_IS
  521. // register.
  522. //
  523. //*****************************************************************************
  524. #define MAC_IS_PHYINT 0x00000040 // PHY Interrupt
  525. #define MAC_IS_MDINT 0x00000020 // MDI Transaction Complete
  526. #define MAC_IS_RXER 0x00000010 // RX Error
  527. #define MAC_IS_FOV 0x00000008 // RX FIFO Overrun
  528. #define MAC_IS_TXEMP 0x00000004 // TX FIFO Empy
  529. #define MAC_IS_TXER 0x00000002 // TX Error
  530. #define MAC_IS_RXINT 0x00000001 // RX Packet Available
  531. //*****************************************************************************
  532. //
  533. // The following are deprecated defines for the bit fields in the MAC_O_IA0
  534. // register.
  535. //
  536. //*****************************************************************************
  537. #define MAC_IA0_MACOCT4 0xFF000000 // 4th Octet of MAC address
  538. #define MAC_IA0_MACOCT3 0x00FF0000 // 3rd Octet of MAC address
  539. #define MAC_IA0_MACOCT2 0x0000FF00 // 2nd Octet of MAC address
  540. #define MAC_IA0_MACOCT1 0x000000FF // 1st Octet of MAC address
  541. //*****************************************************************************
  542. //
  543. // The following are deprecated defines for the bit fields in the MAC_O_IA1
  544. // register.
  545. //
  546. //*****************************************************************************
  547. #define MAC_IA1_MACOCT6 0x0000FF00 // 6th Octet of MAC address
  548. #define MAC_IA1_MACOCT5 0x000000FF // 5th Octet of MAC address
  549. //*****************************************************************************
  550. //
  551. // The following are deprecated defines for the bit fields in the MAC_O_THR
  552. // register.
  553. //
  554. //*****************************************************************************
  555. #define MAC_THR_THRESH 0x0000003F // Transmit Threshold Value
  556. //*****************************************************************************
  557. //
  558. // The following are deprecated defines for the bit fields in the MAC_O_MCTL
  559. // register.
  560. //
  561. //*****************************************************************************
  562. #define MAC_MCTL_REGADR 0x000000F8 // Address for Next MII Transaction
  563. //*****************************************************************************
  564. //
  565. // The following are deprecated defines for the bit fields in the MAC_O_MDV
  566. // register.
  567. //
  568. //*****************************************************************************
  569. #define MAC_MDV_DIV 0x000000FF // Clock Divider for MDC for TX
  570. //*****************************************************************************
  571. //
  572. // The following are deprecated defines for the bit fields in the MAC_O_MTXD
  573. // register.
  574. //
  575. //*****************************************************************************
  576. #define MAC_MTXD_MDTX 0x0000FFFF // Data for Next MII Transaction
  577. //*****************************************************************************
  578. //
  579. // The following are deprecated defines for the bit fields in the MAC_O_MRXD
  580. // register.
  581. //
  582. //*****************************************************************************
  583. #define MAC_MRXD_MDRX 0x0000FFFF // Data Read from Last MII Trans
  584. //*****************************************************************************
  585. //
  586. // The following are deprecated defines for the bit fields in the MAC_O_NP
  587. // register.
  588. //
  589. //*****************************************************************************
  590. #define MAC_NP_NPR 0x0000003F // Number of RX Frames in FIFO
  591. //*****************************************************************************
  592. //
  593. // The following are deprecated defines for the bit fields in the PHY_MR23
  594. // register.
  595. //
  596. //*****************************************************************************
  597. #define PHY_MR23_LED1_TX 0x00000020 // TX Activity
  598. #define PHY_MR23_LED1_RX 0x00000030 // RX Activity
  599. #define PHY_MR23_LED1_COL 0x00000040 // Collision
  600. #define PHY_MR23_LED0_TX 0x00000002 // TX Activity
  601. #define PHY_MR23_LED0_RX 0x00000003 // RX Activity
  602. #define PHY_MR23_LED0_COL 0x00000004 // Collision
  603. //*****************************************************************************
  604. //
  605. // The following are deprecated defines for the reset values of the MAC
  606. // registers.
  607. //
  608. //*****************************************************************************
  609. #define MAC_RV_MDV 0x00000080
  610. #define MAC_RV_IM 0x0000007F
  611. #define MAC_RV_THR 0x0000003F
  612. #define MAC_RV_RCTL 0x00000008
  613. #define MAC_RV_IA0 0x00000000
  614. #define MAC_RV_TCTL 0x00000000
  615. #define MAC_RV_DATA 0x00000000
  616. #define MAC_RV_MRXD 0x00000000
  617. #define MAC_RV_TR 0x00000000
  618. #define MAC_RV_IS 0x00000000
  619. #define MAC_RV_NP 0x00000000
  620. #define MAC_RV_MCTL 0x00000000
  621. #define MAC_RV_MTXD 0x00000000
  622. #define MAC_RV_IA1 0x00000000
  623. #define MAC_RV_IACK 0x00000000
  624. #define MAC_RV_MADD 0x00000000
  625. #endif
  626. #endif // __HW_ETHERNET_H__