drv_emac.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-05-19 Bernard porting from LPC17xx drivers.
  9. */
  10. #include <rtthread.h>
  11. #include "lwipopts.h"
  12. #include <netif/ethernetif.h>
  13. #include <board.h>
  14. #include "lpc_pinsel.h"
  15. #include "drv_emac.h"
  16. #define EMAC_PHY_AUTO 0
  17. #define EMAC_PHY_10MBIT 1
  18. #define EMAC_PHY_100MBIT 2
  19. #define MAX_ADDR_LEN 6
  20. /* EMAC_RAM_BASE is defined in board.h and the size is 16KB */
  21. #define RX_DESC_BASE ETH_RAM_BASE
  22. #define RX_STAT_BASE (RX_DESC_BASE + NUM_RX_FRAG*8)
  23. #define TX_DESC_BASE (RX_STAT_BASE + NUM_RX_FRAG*8)
  24. #define TX_STAT_BASE (TX_DESC_BASE + NUM_TX_FRAG*8)
  25. #define RX_BUF_BASE (TX_STAT_BASE + NUM_TX_FRAG*4)
  26. #define TX_BUF_BASE (RX_BUF_BASE + NUM_RX_FRAG*ETH_FRAG_SIZE)
  27. /* RX and TX descriptor and status definitions. */
  28. #define RX_DESC_PACKET(i) (*(unsigned int *)(RX_DESC_BASE + 8*i))
  29. #define RX_DESC_CTRL(i) (*(unsigned int *)(RX_DESC_BASE+4 + 8*i))
  30. #define RX_STAT_INFO(i) (*(unsigned int *)(RX_STAT_BASE + 8*i))
  31. #define RX_STAT_HASHCRC(i) (*(unsigned int *)(RX_STAT_BASE+4 + 8*i))
  32. #define TX_DESC_PACKET(i) (*(unsigned int *)(TX_DESC_BASE + 8*i))
  33. #define TX_DESC_CTRL(i) (*(unsigned int *)(TX_DESC_BASE+4 + 8*i))
  34. #define TX_STAT_INFO(i) (*(unsigned int *)(TX_STAT_BASE + 4*i))
  35. #define RX_BUF(i) (RX_BUF_BASE + ETH_FRAG_SIZE*i)
  36. #define TX_BUF(i) (TX_BUF_BASE + ETH_FRAG_SIZE*i)
  37. struct lpc_emac
  38. {
  39. /* inherit from ethernet device */
  40. struct eth_device parent;
  41. rt_uint8_t phy_mode;
  42. /* interface address info. */
  43. rt_uint8_t dev_addr[MAX_ADDR_LEN]; /* hw address */
  44. };
  45. static struct lpc_emac lpc_emac_device;
  46. static struct rt_semaphore sem_lock;
  47. static struct rt_event tx_event;
  48. /* Local Function Prototypes */
  49. static void write_PHY(rt_uint32_t PhyReg, rt_uint32_t Value);
  50. static rt_uint16_t read_PHY(rt_uint8_t PhyReg) ;
  51. void ENET_IRQHandler(void)
  52. {
  53. rt_uint32_t status;
  54. /* enter interrupt */
  55. rt_interrupt_enter();
  56. status = LPC_EMAC->IntStatus;
  57. if (status & INT_RX_DONE)
  58. {
  59. /* Disable EMAC RxDone interrupts. */
  60. LPC_EMAC->IntEnable = INT_TX_DONE;
  61. /* a frame has been received */
  62. eth_device_ready(&(lpc_emac_device.parent));
  63. }
  64. else if (status & INT_TX_DONE)
  65. {
  66. /* set event */
  67. rt_event_send(&tx_event, 0x01);
  68. }
  69. if (status & INT_RX_OVERRUN)
  70. {
  71. rt_kprintf("rx overrun\n");
  72. }
  73. if (status & INT_TX_UNDERRUN)
  74. {
  75. rt_kprintf("tx underrun\n");
  76. }
  77. /* Clear the interrupt. */
  78. LPC_EMAC->IntClear = status;
  79. /* leave interrupt */
  80. rt_interrupt_leave();
  81. }
  82. /* phy write */
  83. static void write_PHY(rt_uint32_t PhyReg, rt_uint32_t Value)
  84. {
  85. unsigned int tout;
  86. LPC_EMAC->MADR = DP83848C_DEF_ADR | PhyReg;
  87. LPC_EMAC->MWTD = Value;
  88. /* Wait utill operation completed */
  89. tout = 0;
  90. for (tout = 0; tout < MII_WR_TOUT; tout++)
  91. {
  92. if ((LPC_EMAC->MIND & MIND_BUSY) == 0)
  93. {
  94. break;
  95. }
  96. }
  97. }
  98. /* phy read */
  99. static rt_uint16_t read_PHY(rt_uint8_t PhyReg)
  100. {
  101. rt_uint32_t tout;
  102. LPC_EMAC->MADR = DP83848C_DEF_ADR | PhyReg;
  103. LPC_EMAC->MCMD = MCMD_READ;
  104. /* Wait until operation completed */
  105. tout = 0;
  106. for (tout = 0; tout < MII_RD_TOUT; tout++)
  107. {
  108. if ((LPC_EMAC->MIND & MIND_BUSY) == 0)
  109. {
  110. break;
  111. }
  112. }
  113. LPC_EMAC->MCMD = 0;
  114. return (LPC_EMAC->MRDD);
  115. }
  116. /* init rx descriptor */
  117. rt_inline void rx_descr_init(void)
  118. {
  119. rt_uint32_t i;
  120. for (i = 0; i < NUM_RX_FRAG; i++)
  121. {
  122. RX_DESC_PACKET(i) = RX_BUF(i);
  123. RX_DESC_CTRL(i) = RCTRL_INT | (ETH_FRAG_SIZE - 1);
  124. RX_STAT_INFO(i) = 0;
  125. RX_STAT_HASHCRC(i) = 0;
  126. }
  127. /* Set EMAC Receive Descriptor Registers. */
  128. LPC_EMAC->RxDescriptor = RX_DESC_BASE;
  129. LPC_EMAC->RxStatus = RX_STAT_BASE;
  130. LPC_EMAC->RxDescriptorNumber = NUM_RX_FRAG - 1;
  131. /* Rx Descriptors Point to 0 */
  132. LPC_EMAC->RxConsumeIndex = 0;
  133. }
  134. /* init tx descriptor */
  135. rt_inline void tx_descr_init(void)
  136. {
  137. rt_uint32_t i;
  138. for (i = 0; i < NUM_TX_FRAG; i++)
  139. {
  140. TX_DESC_PACKET(i) = TX_BUF(i);
  141. TX_DESC_CTRL(i) = (1ul << 31) | (1ul << 30) | (1ul << 29) | (1ul << 28) | (1ul << 26) | (ETH_FRAG_SIZE - 1);
  142. TX_STAT_INFO(i) = 0;
  143. }
  144. /* Set EMAC Transmit Descriptor Registers. */
  145. LPC_EMAC->TxDescriptor = TX_DESC_BASE;
  146. LPC_EMAC->TxStatus = TX_STAT_BASE;
  147. LPC_EMAC->TxDescriptorNumber = NUM_TX_FRAG - 1;
  148. /* Tx Descriptors Point to 0 */
  149. LPC_EMAC->TxProduceIndex = 0;
  150. }
  151. /*
  152. TX_EN P1_4
  153. TXD0 P1_0
  154. TXD1 P1_1
  155. RXD0 P1_9
  156. RXD1 P1_10
  157. RX_ER P1_14
  158. CRS_DV P1_8
  159. MDC P1_16
  160. MDIO P1_17
  161. REF_CLK P1_15
  162. */
  163. static rt_err_t lpc_emac_init(rt_device_t dev)
  164. {
  165. /* Initialize the EMAC ethernet controller. */
  166. rt_uint32_t regv, tout;
  167. /* Power Up the EMAC controller. */
  168. LPC_SC->PCONP |= (1UL << 30);
  169. /* Enable P1 Ethernet Pins. */
  170. PINSEL_ConfigPin(1, 0, 1); /**< P1_0 ENET_TXD0 */
  171. PINSEL_ConfigPin(1, 1, 1); /**< P1_1 ENET_TXD1 */
  172. PINSEL_ConfigPin(1, 4, 1); /**< P1_4 ENET_TX_EN */
  173. PINSEL_ConfigPin(1, 8, 1); /**< P1_8 ENET_CRS_DV */
  174. PINSEL_ConfigPin(1, 9, 1); /**< P1_9 ENET_RXD0 */
  175. PINSEL_ConfigPin(1, 10, 1); /**< P1_10 ENET_RXD1 */
  176. PINSEL_ConfigPin(1, 14, 1); /**< P1_14 ENET_RX_ER */
  177. PINSEL_ConfigPin(1, 15, 1); /**< P1_15 ENET_REF_CLK */
  178. PINSEL_ConfigPin(1, 16, 1); /**< P1_16 ENET_MDC */
  179. PINSEL_ConfigPin(1, 17, 1); /**< P1_17 ENET_MDIO */
  180. /* Reset all EMAC internal modules. */
  181. LPC_EMAC->MAC1 = MAC1_RES_TX | MAC1_RES_MCS_TX | MAC1_RES_RX | MAC1_RES_MCS_RX |
  182. MAC1_SIM_RES | MAC1_SOFT_RES;
  183. LPC_EMAC->Command = CR_REG_RES | CR_TX_RES | CR_RX_RES;
  184. /* A short delay after reset. */
  185. for (tout = 100; tout; tout--);
  186. /* Initialize MAC control registers. */
  187. LPC_EMAC->MAC1 = MAC1_PASS_ALL;
  188. LPC_EMAC->MAC2 = MAC2_CRC_EN | MAC2_PAD_EN;
  189. LPC_EMAC->MAXF = ETH_MAX_FLEN;
  190. LPC_EMAC->CLRT = CLRT_DEF;
  191. LPC_EMAC->IPGR = IPGR_DEF;
  192. /* PCLK=18MHz, clock select=6, MDC=18/6=3MHz */
  193. /* Enable Reduced MII interface. */
  194. LPC_EMAC->MCFG = MCFG_CLK_DIV20 | MCFG_RES_MII;
  195. for (tout = 100; tout; tout--);
  196. LPC_EMAC->MCFG = MCFG_CLK_DIV20;
  197. /* Enable Reduced MII interface. */
  198. LPC_EMAC->Command = CR_RMII | CR_PASS_RUNT_FRM | CR_PASS_RX_FILT;
  199. /* Reset Reduced MII Logic. */
  200. LPC_EMAC->SUPP = SUPP_RES_RMII | SUPP_SPEED;
  201. for (tout = 100; tout; tout--);
  202. LPC_EMAC->SUPP = SUPP_SPEED;
  203. /* Put the PHY in reset mode */
  204. write_PHY(PHY_REG_BMCR, 0x8000);
  205. for (tout = 1000; tout; tout--);
  206. /* Configure the PHY device */
  207. /* Configure the PHY device */
  208. switch (lpc_emac_device.phy_mode)
  209. {
  210. case EMAC_PHY_AUTO:
  211. /* Use autonegotiation about the link speed. */
  212. write_PHY(PHY_REG_BMCR, PHY_AUTO_NEG);
  213. break;
  214. case EMAC_PHY_10MBIT:
  215. /* Connect at 10MBit */
  216. write_PHY(PHY_REG_BMCR, PHY_FULLD_10M);
  217. break;
  218. case EMAC_PHY_100MBIT:
  219. /* Connect at 100MBit */
  220. write_PHY(PHY_REG_BMCR, PHY_FULLD_100M);
  221. break;
  222. }
  223. if (tout >= 0x100000) return -RT_ERROR; // auto_neg failed
  224. regv = 0x0004;
  225. /* Configure Full/Half Duplex mode. */
  226. if (regv & 0x0004)
  227. {
  228. /* Full duplex is enabled. */
  229. LPC_EMAC->MAC2 |= MAC2_FULL_DUP;
  230. LPC_EMAC->Command |= CR_FULL_DUP;
  231. LPC_EMAC->IPGT = IPGT_FULL_DUP;
  232. }
  233. else
  234. {
  235. /* Half duplex mode. */
  236. LPC_EMAC->IPGT = IPGT_HALF_DUP;
  237. }
  238. /* Configure 100MBit/10MBit mode. */
  239. if (regv & 0x0002)
  240. {
  241. /* 10MBit mode. */
  242. LPC_EMAC->SUPP = 0;
  243. }
  244. else
  245. {
  246. /* 100MBit mode. */
  247. LPC_EMAC->SUPP = SUPP_SPEED;
  248. }
  249. /* Set the Ethernet MAC Address registers */
  250. LPC_EMAC->SA0 = (lpc_emac_device.dev_addr[1] << 8) | lpc_emac_device.dev_addr[0];
  251. LPC_EMAC->SA1 = (lpc_emac_device.dev_addr[3] << 8) | lpc_emac_device.dev_addr[2];
  252. LPC_EMAC->SA2 = (lpc_emac_device.dev_addr[5] << 8) | lpc_emac_device.dev_addr[4];
  253. /* Initialize Tx and Rx DMA Descriptors */
  254. rx_descr_init();
  255. tx_descr_init();
  256. /* Receive Broadcast and Perfect Match Packets */
  257. LPC_EMAC->RxFilterCtrl = RFC_BCAST_EN | RFC_PERFECT_EN;
  258. /* Reset all interrupts */
  259. LPC_EMAC->IntClear = 0xFFFF;
  260. /* Enable EMAC interrupts. */
  261. LPC_EMAC->IntEnable = INT_RX_DONE | INT_TX_DONE;
  262. /* Enable receive and transmit mode of MAC Ethernet core */
  263. LPC_EMAC->Command |= (CR_RX_EN | CR_TX_EN);
  264. LPC_EMAC->MAC1 |= MAC1_REC_EN;
  265. /* Enable the ENET Interrupt */
  266. NVIC_EnableIRQ(ENET_IRQn);
  267. return RT_EOK;
  268. }
  269. static rt_err_t lpc_emac_open(rt_device_t dev, rt_uint16_t oflag)
  270. {
  271. return RT_EOK;
  272. }
  273. static rt_err_t lpc_emac_close(rt_device_t dev)
  274. {
  275. return RT_EOK;
  276. }
  277. static rt_size_t lpc_emac_read(rt_device_t dev, rt_off_t pos, void *buffer, rt_size_t size)
  278. {
  279. rt_set_errno(-RT_ENOSYS);
  280. return 0;
  281. }
  282. static rt_size_t lpc_emac_write(rt_device_t dev, rt_off_t pos, const void *buffer, rt_size_t size)
  283. {
  284. rt_set_errno(-RT_ENOSYS);
  285. return 0;
  286. }
  287. static rt_err_t lpc_emac_control(rt_device_t dev, int cmd, void *args)
  288. {
  289. switch (cmd)
  290. {
  291. case NIOCTL_GADDR:
  292. /* get mac address */
  293. if (args) rt_memcpy(args, lpc_emac_device.dev_addr, 6);
  294. else return -RT_ERROR;
  295. break;
  296. default :
  297. break;
  298. }
  299. return RT_EOK;
  300. }
  301. /* EtherNet Device Interface */
  302. /* transmit packet. */
  303. rt_err_t lpc_emac_tx(rt_device_t dev, struct pbuf *p)
  304. {
  305. rt_uint32_t Index, IndexNext;
  306. rt_uint8_t *ptr;
  307. /* calculate next index */
  308. IndexNext = LPC_EMAC->TxProduceIndex + 1;
  309. if (IndexNext > LPC_EMAC->TxDescriptorNumber) IndexNext = 0;
  310. /* check whether block is full */
  311. while (IndexNext == LPC_EMAC->TxConsumeIndex)
  312. {
  313. rt_err_t result;
  314. rt_uint32_t recved;
  315. /* there is no block yet, wait a flag */
  316. result = rt_event_recv(&tx_event, 0x01,
  317. RT_EVENT_FLAG_AND | RT_EVENT_FLAG_CLEAR, RT_WAITING_FOREVER, &recved);
  318. RT_ASSERT(result == RT_EOK);
  319. }
  320. /* lock EMAC device */
  321. rt_sem_take(&sem_lock, RT_WAITING_FOREVER);
  322. /* get produce index */
  323. Index = LPC_EMAC->TxProduceIndex;
  324. /* calculate next index */
  325. IndexNext = LPC_EMAC->TxProduceIndex + 1;
  326. if (IndexNext > LPC_EMAC->TxDescriptorNumber)
  327. IndexNext = 0;
  328. /* copy data to tx buffer */
  329. ptr = (rt_uint8_t *)TX_BUF(Index);
  330. pbuf_copy_partial(p, ptr, p->tot_len, 0);
  331. TX_DESC_CTRL(Index) &= ~0x7ff;
  332. TX_DESC_CTRL(Index) |= (p->tot_len - 1) & 0x7ff;
  333. /* change index to the next */
  334. LPC_EMAC->TxProduceIndex = IndexNext;
  335. /* unlock EMAC device */
  336. rt_sem_release(&sem_lock);
  337. return RT_EOK;
  338. }
  339. /* reception packet. */
  340. struct pbuf *lpc_emac_rx(rt_device_t dev)
  341. {
  342. struct pbuf *p;
  343. rt_uint32_t size;
  344. rt_uint32_t Index;
  345. /* init p pointer */
  346. p = RT_NULL;
  347. /* lock EMAC device */
  348. rt_sem_take(&sem_lock, RT_WAITING_FOREVER);
  349. Index = LPC_EMAC->RxConsumeIndex;
  350. if (Index != LPC_EMAC->RxProduceIndex)
  351. {
  352. size = (RX_STAT_INFO(Index) & 0x7ff) + 1;
  353. if (size > ETH_FRAG_SIZE) size = ETH_FRAG_SIZE;
  354. /* allocate buffer */
  355. p = pbuf_alloc(PBUF_LINK, size, PBUF_RAM);
  356. if (p != RT_NULL)
  357. {
  358. pbuf_take(p, (rt_uint8_t *)RX_BUF(Index), size);
  359. }
  360. /* move Index to the next */
  361. if (++Index > LPC_EMAC->RxDescriptorNumber)
  362. Index = 0;
  363. /* set consume index */
  364. LPC_EMAC->RxConsumeIndex = Index;
  365. }
  366. else
  367. {
  368. /* Enable RxDone interrupt */
  369. LPC_EMAC->IntEnable = INT_RX_DONE | INT_TX_DONE;
  370. }
  371. /* unlock EMAC device */
  372. rt_sem_release(&sem_lock);
  373. return p;
  374. }
  375. int rt_hw_emac_init(void)
  376. {
  377. rt_event_init(&tx_event, "tx_event", RT_IPC_FLAG_FIFO);
  378. rt_sem_init(&sem_lock, "eth_lock", 1, RT_IPC_FLAG_FIFO);
  379. /* set autonegotiation mode */
  380. lpc_emac_device.phy_mode = EMAC_PHY_AUTO;
  381. // OUI 00-60-37 NXP Semiconductors
  382. lpc_emac_device.dev_addr[0] = 0x00;
  383. lpc_emac_device.dev_addr[1] = 0x60;
  384. lpc_emac_device.dev_addr[2] = 0x37;
  385. /* set mac address: (only for test) */
  386. lpc_emac_device.dev_addr[3] = 0x12;
  387. lpc_emac_device.dev_addr[4] = 0x34;
  388. lpc_emac_device.dev_addr[5] = 0x56;
  389. lpc_emac_device.parent.parent.init = lpc_emac_init;
  390. lpc_emac_device.parent.parent.open = lpc_emac_open;
  391. lpc_emac_device.parent.parent.close = lpc_emac_close;
  392. lpc_emac_device.parent.parent.read = lpc_emac_read;
  393. lpc_emac_device.parent.parent.write = lpc_emac_write;
  394. lpc_emac_device.parent.parent.control = lpc_emac_control;
  395. lpc_emac_device.parent.parent.user_data = RT_NULL;
  396. lpc_emac_device.parent.eth_rx = lpc_emac_rx;
  397. lpc_emac_device.parent.eth_tx = lpc_emac_tx;
  398. eth_device_init(&(lpc_emac_device.parent), "e0");
  399. return 0;
  400. }
  401. INIT_DEVICE_EXPORT(rt_hw_emac_init);
  402. #ifdef RT_USING_FINSH
  403. #include <finsh.h>
  404. void emac_dump()
  405. {
  406. rt_kprintf("Command : %08x\n", LPC_EMAC->Command);
  407. rt_kprintf("Status : %08x\n", LPC_EMAC->Status);
  408. rt_kprintf("RxStatus : %08x\n", LPC_EMAC->RxStatus);
  409. rt_kprintf("TxStatus : %08x\n", LPC_EMAC->TxStatus);
  410. rt_kprintf("IntEnable: %08x\n", LPC_EMAC->IntEnable);
  411. rt_kprintf("IntStatus: %08x\n", LPC_EMAC->IntStatus);
  412. }
  413. FINSH_FUNCTION_EXPORT(emac_dump, dump emac register);
  414. #endif