dma_config.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-01-02 zylx first version
  9. */
  10. #ifndef __DMA_CONFIG_H__
  11. #define __DMA_CONFIG_H__
  12. #include <rtthread.h>
  13. /* dma1 stream0 */
  14. #if defined(BSP_SPI3_RX_USING_DMA) && !defined(SPI3_RX_DMA_CHANNEL)
  15. #define SPI3_DMA_RX_IRQHandler DMA1_Stream0_IRQHandler
  16. #define SPI3_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  17. #define SPI3_RX_DMA_INSTANCE DMA1_Stream0
  18. #define SPI3_RX_DMA_CHANNEL DMA_CHANNEL_0
  19. #define SPI3_RX_DMA_IRQ DMA1_Stream0_IRQn
  20. #elif defined(BSP_UART5_RX_USING_DMA) && !defined(UART5_RX_DMA_CHANNEL)
  21. #define UART5_DMA_RX_IRQHandler DMA1_Stream0_IRQHandler
  22. #define UART5_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  23. #define UART5_RX_DMA_INSTANCE DMA1_Stream0
  24. #define UART5_RX_DMA_CHANNEL DMA_CHANNEL_4
  25. #define UART5_RX_DMA_IRQ DMA1_Stream0_IRQn
  26. #endif
  27. /* dma1 stream0 */
  28. /* dma1 stream1 */
  29. #if defined(BSP_UART3_RX_USING_DMA) && !defined(UART3_RX_DMA_CHANNEL)
  30. #define UART3_DMA_RX_IRQHandler DMA1_Stream1_IRQHandler
  31. #define UART3_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  32. #define UART3_RX_DMA_INSTANCE DMA1_Stream1
  33. #define UART3_RX_DMA_CHANNEL DMA_CHANNEL_4
  34. #define UART3_RX_DMA_IRQ DMA1_Stream1_IRQn
  35. #endif
  36. /* dma1 stream1 */
  37. /* dma1 stream2 */
  38. #if defined(BSP_SPI3_RX_USING_DMA) && !defined(SPI3_RX_DMA_CHANNEL)
  39. #define SPI3_DMA_RX_IRQHandler DMA1_Stream2_IRQHandler
  40. #define SPI3_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  41. #define SPI3_RX_DMA_INSTANCE DMA1_Stream2
  42. #define SPI3_RX_DMA_CHANNEL DMA_CHANNEL_0
  43. #define SPI3_RX_DMA_IRQ DMA1_Stream2_IRQn
  44. #elif defined(BSP_UART4_RX_USING_DMA) && !defined(UART4_RX_DMA_CHANNEL)
  45. #define UART4_DMA_RX_IRQHandler DMA1_Stream2_IRQHandler
  46. #define UART4_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  47. #define UART4_RX_DMA_INSTANCE DMA1_Stream2
  48. #define UART4_RX_DMA_CHANNEL DMA_CHANNEL_4
  49. #define UART4_RX_DMA_IRQ DMA1_Stream2_IRQn
  50. #endif
  51. /* dma1 stream2 */
  52. /* dma1 stream3 */
  53. #if defined(BSP_SPI2_RX_USING_DMA) && !defined(SPI2_RX_DMA_CHANNEL)
  54. #define SPI2_DMA_RX_IRQHandler DMA1_Stream3_IRQHandler
  55. #define SPI2_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  56. #define SPI2_RX_DMA_INSTANCE DMA1_Stream3
  57. #define SPI2_RX_DMA_CHANNEL DMA_CHANNEL_0
  58. #define SPI2_RX_DMA_IRQ DMA1_Stream3_IRQn
  59. #endif
  60. /* dma1 stream3 */
  61. /* dma1 stream4 */
  62. #if defined(BSP_SPI2_TX_USING_DMA) && !defined(SPI2_TX_DMA_CHANNEL)
  63. #define SPI2_DMA_TX_IRQHandler DMA1_Stream4_IRQHandler
  64. #define SPI2_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  65. #define SPI2_TX_DMA_INSTANCE DMA1_Stream4
  66. #define SPI2_TX_DMA_CHANNEL DMA_CHANNEL_0
  67. #define SPI2_TX_DMA_IRQ DMA1_Stream4_IRQn
  68. #endif
  69. /* dma1 stream4 */
  70. /* dma1 stream5 */
  71. #if defined(BSP_SPI3_TX_USING_DMA) && !defined(SPI3_TX_DMA_CHANNEL)
  72. #define SPI3_DMA_TX_IRQHandler DMA1_Stream5_IRQHandler
  73. #define SPI3_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  74. #define SPI3_TX_DMA_INSTANCE DMA1_Stream5
  75. #define SPI3_TX_DMA_CHANNEL DMA_CHANNEL_0
  76. #define SPI3_TX_DMA_IRQ DMA1_Stream5_IRQn
  77. #elif defined(BSP_UART2_RX_USING_DMA) && !defined(UART2_RX_DMA_CHANNEL)
  78. #define UART2_DMA_RX_IRQHandler DMA1_Stream5_IRQHandler
  79. #define UART2_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  80. #define UART2_RX_DMA_INSTANCE DMA1_Stream5
  81. #define UART2_RX_DMA_CHANNEL DMA_CHANNEL_4
  82. #define UART2_RX_DMA_IRQ DMA1_Stream5_IRQn
  83. #endif
  84. /* dma1 stream5 */
  85. /* dma1 stream6 */
  86. /* dma1 stream6 */
  87. /* dma1 stream7 */
  88. #if defined(BSP_SPI3_TX_USING_DMA) && !defined(SPI3_TX_DMA_CHANNEL)
  89. #define SPI3_DMA_TX_IRQHandler DMA1_Stream7_IRQHandler
  90. #define SPI3_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  91. #define SPI3_TX_DMA_INSTANCE DMA1_Stream7
  92. #define SPI3_TX_DMA_CHANNEL DMA_CHANNEL_0
  93. #define SPI3_TX_DMA_IRQ DMA1_Stream7_IRQn
  94. #endif
  95. /* dma1 stream7 */
  96. /* dma2 stream0 */
  97. #if defined(BSP_SPI1_RX_USING_DMA) && !defined(SPI1_RX_DMA_CHANNEL)
  98. #define SPI1_DMA_RX_IRQHandler DMA2_Stream0_IRQHandler
  99. #define SPI1_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  100. #define SPI1_RX_DMA_INSTANCE DMA2_Stream0
  101. #define SPI1_RX_DMA_CHANNEL DMA_CHANNEL_3
  102. #define SPI1_RX_DMA_IRQ DMA2_Stream0_IRQn
  103. #elif defined(BSP_SPI4_RX_USING_DMA) && !defined(SPI4_RX_DMA_CHANNEL)
  104. #define SPI4_DMA_RX_IRQHandler DMA2_Stream0_IRQHandler
  105. #define SPI4_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  106. #define SPI4_RX_DMA_INSTANCE DMA2_Stream0
  107. #define SPI4_RX_DMA_CHANNEL DMA_CHANNEL_4
  108. #define SPI4_RX_DMA_IRQ DMA2_Stream0_IRQn
  109. #endif
  110. /* dma2 stream0 */
  111. /* dma2 stream1 */
  112. #if defined(BSP_SPI4_TX_USING_DMA) && !defined(SPI4_TX_DMA_CHANNEL)
  113. #define SPI4_DMA_TX_IRQHandler DMA2_Stream1_IRQHandler
  114. #define SPI4_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  115. #define SPI4_TX_DMA_INSTANCE DMA2_Stream1
  116. #define SPI4_TX_DMA_CHANNEL DMA_CHANNEL_4
  117. #define SPI4_TX_DMA_IRQ DMA2_Stream1_IRQn
  118. #endif
  119. /* dma2 stream1 */
  120. /* dma2 stream2 */
  121. #if defined(BSP_SPI1_RX_USING_DMA) && !defined(SPI1_RX_DMA_CHANNEL)
  122. #define SPI1_DMA_RX_IRQHandler DMA2_Stream2_IRQHandler
  123. #define SPI1_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  124. #define SPI1_RX_DMA_INSTANCE DMA2_Stream2
  125. #define SPI1_RX_DMA_CHANNEL DMA_CHANNEL_3
  126. #define SPI1_RX_DMA_IRQ DMA2_Stream2_IRQn
  127. #elif defined(BSP_UART1_RX_USING_DMA) && !defined(USART1_RX_DMA_CHANNEL)
  128. #define USART1_DMA_RX_IRQHandler DMA2_Stream2_IRQHandler
  129. #define USART1_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  130. #define USART1_RX_DMA_INSTANCE DMA2_Stream2
  131. #define USART1_RX_DMA_CHANNEL DMA_CHANNEL_4
  132. #define USART1_RX_DMA_IRQ DMA2_Stream2_IRQn
  133. #elif defined(BSP_QSPI_USING_DMA) && !defined(QSPI_DMA_CHANNEL)
  134. #define QSPI_DMA_IRQHandler DMA2_Stream2_IRQHandler
  135. #define QSPI_DMA_RCC RCC_AHB1ENR_DMA2EN
  136. #define QSPI_DMA_INSTANCE DMA2_Stream2
  137. #define QSPI_DMA_CHANNEL DMA_CHANNEL_11
  138. #define QSPI_DMA_IRQ DMA2_Stream2_IRQn
  139. #endif
  140. /* dma2 stream2 */
  141. /* dma2 stream3 */
  142. #if defined(BSP_SPI5_RX_USING_DMA) && !defined(SPI5_RX_DMA_CHANNEL)
  143. #define SPI5_DMA_RX_IRQHandler DMA2_Stream3_IRQHandler
  144. #define SPI5_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  145. #define SPI5_RX_DMA_INSTANCE DMA2_Stream3
  146. #define SPI5_RX_DMA_CHANNEL DMA_CHANNEL_2
  147. #define SPI5_RX_DMA_IRQ DMA2_Stream3_IRQn
  148. #elif defined(BSP_SPI1_TX_USING_DMA) && !defined(SPI1_TX_DMA_CHANNEL)
  149. #define SPI1_DMA_TX_IRQHandler DMA2_Stream3_IRQHandler
  150. #define SPI1_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  151. #define SPI1_TX_DMA_INSTANCE DMA2_Stream3
  152. #define SPI1_TX_DMA_CHANNEL DMA_CHANNEL_3
  153. #define SPI1_TX_DMA_IRQ DMA2_Stream3_IRQn
  154. #elif defined(BSP_SPI4_RX_USING_DMA) && !defined(SPI4_RX_DMA_CHANNEL)
  155. #define SPI4_DMA_RX_IRQHandler DMA2_Stream3_IRQHandler
  156. #define SPI4_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  157. #define SPI4_RX_DMA_INSTANCE DMA2_Stream3
  158. #define SPI4_RX_DMA_CHANNEL DMA_CHANNEL_5
  159. #define SPI4_RX_DMA_IRQ DMA2_Stream3_IRQn
  160. #endif
  161. /* dma2 stream3 */
  162. /* dma2 stream4 */
  163. #if defined(BSP_SPI5_TX_USING_DMA) && !defined(SPI5_TX_DMA_CHANNEL)
  164. #define SPI5_DMA_TX_IRQHandler DMA2_Stream4_IRQHandler
  165. #define SPI5_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  166. #define SPI5_TX_DMA_INSTANCE DMA2_Stream4
  167. #define SPI5_TX_DMA_CHANNEL DMA_CHANNEL_2
  168. #define SPI5_TX_DMA_IRQ DMA2_Stream4_IRQn
  169. #elif defined(BSP_SPI4_TX_USING_DMA) && !defined(SPI4_TX_DMA_CHANNEL)
  170. #define SPI4_DMA_TX_IRQHandler DMA2_Stream4_IRQHandler
  171. #define SPI4_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  172. #define SPI4_TX_DMA_INSTANCE DMA2_Stream4
  173. #define SPI4_TX_DMA_CHANNEL DMA_CHANNEL_5
  174. #define SPI4_TX_DMA_IRQ DMA2_Stream4_IRQn
  175. #endif
  176. /* dma2 stream4 */
  177. /* dma2 stream5 */
  178. #if defined(BSP_SPI1_TX_USING_DMA) && !defined(SPI1_TX_DMA_CHANNEL)
  179. #define SPI1_DMA_TX_IRQHandler DMA2_Stream5_IRQHandler
  180. #define SPI1_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  181. #define SPI1_TX_DMA_INSTANCE DMA2_Stream5
  182. #define SPI1_TX_DMA_CHANNEL DMA_CHANNEL_3
  183. #define SPI1_TX_DMA_IRQ DMA2_Stream5_IRQn
  184. #elif defined(BSP_UART1_RX_USING_DMA) && !defined(USART1_RX_DMA_CHANNEL)
  185. #define USART1_DMA_RX_IRQHandler DMA2_Stream5_IRQHandler
  186. #define USART1_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  187. #define USART1_RX_DMA_INSTANCE DMA2_Stream5
  188. #define USART1_RX_DMA_CHANNEL DMA_CHANNEL_4
  189. #define USART1_RX_DMA_IRQ DMA2_Stream5_IRQn
  190. #elif defined(BSP_SPI5_RX_USING_DMA) && !defined(SPI5_RX_DMA_CHANNEL)
  191. #define SPI5_DMA_RX_IRQHandler DMA2_Stream5_IRQHandler
  192. #define SPI5_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  193. #define SPI5_RX_DMA_INSTANCE DMA2_Stream5
  194. #define SPI5_RX_DMA_CHANNEL DMA_CHANNEL_7
  195. #define SPI5_RX_DMA_IRQ DMA2_Stream5_IRQn
  196. #endif
  197. /* dma2 stream5 */
  198. /* dma2 stream6 */
  199. #if defined(BSP_SPI5_TX_USING_DMA) && !defined(SPI5_TX_DMA_CHANNEL)
  200. #define SPI5_DMA_TX_IRQHandler DMA2_Stream6_IRQHandler
  201. #define SPI5_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  202. #define SPI5_TX_DMA_INSTANCE DMA2_Stream6
  203. #define SPI5_TX_DMA_CHANNEL DMA_CHANNEL_7
  204. #define SPI5_TX_DMA_IRQ DMA2_Stream6_IRQn
  205. #endif
  206. /* dma2 stream6 */
  207. /* dma2 stream7 */
  208. #if defined(BSP_QSPI_USING_DMA) && !defined(QSPI_DMA_CHANNEL)
  209. #define QSPI_DMA_IRQHandler DMA2_Stream7_IRQHandler
  210. #define QSPI_DMA_RCC RCC_AHB1ENR_DMA2EN
  211. #define QSPI_DMA_INSTANCE DMA2_Stream7
  212. #define QSPI_DMA_CHANNEL DMA_CHANNEL_3
  213. #define QSPI_DMA_IRQ DMA2_Stream7_IRQn
  214. #endif
  215. /* dma2 stream7 */
  216. #endif /* __DMA_CONFIG_H__ */