drv_clock.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2015-11-19 Urey the first version
  9. */
  10. #include <string.h>
  11. #include <rthw.h>
  12. #include <rtthread.h>
  13. #include <rtdevice.h>
  14. #include "board.h"
  15. #include "drv_clock.h"
  16. #define DEBUG 0
  17. #if DEBUG
  18. #define PRINT(...) rt_kprintf(__VA_ARGS__)
  19. #else
  20. #define PRINT(...)
  21. #endif
  22. #define ARRAY_SIZE(arr) (sizeof(arr) / sizeof((arr)[0]))
  23. enum {
  24. CLK_ID_EXT = 0,
  25. CLK_ID_EXT0,
  26. #define CLK_NAME_EXT0 "ext0"
  27. CLK_ID_EXT1,
  28. #define CLK_NAME_EXT1 "ext1"
  29. CLK_ID_OTGPHY,
  30. #define CLK_NAME_OTGPHY "otg_phy"
  31. CLK_ID_PLL,
  32. CLK_ID_APLL,
  33. #define CLK_NAME_APLL "apll"
  34. CLK_ID_MPLL,
  35. #define CLK_NAME_MPLL "mpll"
  36. CLK_ID_SCLKA,
  37. #define CLK_NAME_SCLKA "sclka"
  38. /**********************************************************************************/
  39. CLK_ID_CPPCR,
  40. CLK_ID_CCLK,
  41. #define CLK_NAME_CCLK "cclk"
  42. CLK_ID_L2CLK,
  43. #define CLK_NAME_L2CLK "l2clk"
  44. CLK_ID_H0CLK,
  45. #define CLK_NAME_H0CLK "h0clk"
  46. CLK_ID_H2CLK,
  47. #define CLK_NAME_H2CLK "h2clk"
  48. CLK_ID_PCLK,
  49. #define CLK_NAME_PCLK "pclk"
  50. CLK_ID_MSC,
  51. #define CLK_NAME_MSC "msc"
  52. /**********************************************************************************/
  53. /**********************************************************************************/
  54. CLK_ID_CGU,
  55. CLK_ID_CGU_PCM1,
  56. #define CLK_NAME_CGU_PCM1 "cgu_pcm1"
  57. CLK_ID_CGU_PCM,
  58. #define CLK_NAME_CGU_PCM "cgu_pcm"
  59. CLK_ID_CGU_CIM,
  60. #define CLK_NAME_CGU_CIM "cgu_cim"
  61. CLK_ID_CGU_SFC,
  62. #define CLK_NAME_CGU_SFC "cgu_ssi"
  63. CLK_ID_CGU_MSC_MUX,
  64. #define CLK_NAME_CGU_MSC_MUX "cgu_msc_mux"
  65. CLK_ID_CGU_USB,
  66. #define CLK_NAME_CGU_USB "cgu_usb"
  67. CLK_ID_CGU_MSC1,
  68. #define CLK_NAME_CGU_MSC1 "cgu_msc1"
  69. CLK_ID_CGU_MSC0,
  70. #define CLK_NAME_CGU_MSC0 "cgu_msc0"
  71. CLK_ID_CGU_LCD,
  72. #define CLK_NAME_CGU_LCD "cgu_lcd"
  73. CLK_ID_CGU_I2S1,
  74. #define CLK_NAME_CGU_I2S1 "cgu_i2s1"
  75. CLK_ID_CGU_I2S,
  76. #define CLK_NAME_CGU_I2S "cgu_i2s"
  77. CLK_ID_CGU_MACPHY,
  78. #define CLK_NAME_CGU_MACPHY "cgu_macphy"
  79. CLK_ID_CGU_DDR,
  80. #define CLK_NAME_CGU_DDR "cgu_ddr"
  81. /**********************************************************************************/
  82. CLK_ID_DEVICES,
  83. CLK_ID_DDR,
  84. #define CLK_NAME_DDR "ddr"
  85. CLK_ID_CPU,
  86. #define CLK_NAME_CPU "cpu"
  87. CLK_ID_AHB0,
  88. #define CLK_NAME_AHB0 "ahb0"
  89. CLK_ID_APB0,
  90. #define CLK_NAME_APB0 "apb0"
  91. CLK_ID_RTC,
  92. #define CLK_NAME_RTC "rtc"
  93. CLK_ID_PCM,
  94. #define CLK_NAME_PCM "pcm"
  95. CLK_ID_MAC,
  96. #define CLK_NAME_MAC "mac"
  97. CLK_ID_AES,
  98. #define CLK_NAME_AES "aes"
  99. CLK_ID_LCD,
  100. #define CLK_NAME_LCD "lcd"
  101. CLK_ID_CIM,
  102. #define CLK_NAME_CIM "cim"
  103. CLK_ID_PDMA,
  104. #define CLK_NAME_PDMA "pdma"
  105. CLK_ID_SYS_OST,
  106. #define CLK_NAME_SYS_OST "sys_ost"
  107. CLK_ID_SSI,
  108. #define CLK_NAME_SSI "ssi0"
  109. CLK_ID_TCU,
  110. #define CLK_NAME_TCU "tcu"
  111. CLK_ID_DMIC,
  112. #define CLK_NAME_DMIC "dmic"
  113. CLK_ID_UART2,
  114. #define CLK_NAME_UART2 "uart2"
  115. CLK_ID_UART1,
  116. #define CLK_NAME_UART1 "uart1"
  117. CLK_ID_UART0,
  118. #define CLK_NAME_UART0 "uart0"
  119. CLK_ID_SADC,
  120. #define CLK_NAME_SADC "sadc"
  121. CLK_ID_VPU,
  122. #define CLK_NAME_VPU "vpu"
  123. CLK_ID_AIC,
  124. #define CLK_NAME_AIC "aic"
  125. CLK_ID_I2C3,
  126. #define CLK_NAME_I2C3 "i2c3"
  127. CLK_ID_I2C2,
  128. #define CLK_NAME_I2C2 "i2c2"
  129. CLK_ID_I2C1,
  130. #define CLK_NAME_I2C1 "i2c1"
  131. CLK_ID_I2C0,
  132. #define CLK_NAME_I2C0 "i2c0"
  133. CLK_ID_SCC,
  134. #define CLK_NAME_SCC "scc"
  135. CLK_ID_MSC1,
  136. #define CLK_NAME_MSC1 "msc1"
  137. CLK_ID_MSC0,
  138. #define CLK_NAME_MSC0 "msc0"
  139. CLK_ID_OTG,
  140. #define CLK_NAME_OTG "otg1"
  141. CLK_ID_SFC,
  142. #define CLK_NAME_SFC "sfc"
  143. CLK_ID_EFUSE,
  144. #define CLK_NAME_EFUSE "efuse"
  145. CLK_ID_NEMC,
  146. #define CLK_NAME_NEMC "nemc"
  147. CLK_ID_STOP,
  148. CLK_ID_INVALID,
  149. };
  150. enum {
  151. CGU_PCM1,CGU_CIM,CGU_SFC,
  152. CGU_USB,CGU_MSC1,CGU_MSC0,CGU_LCD,
  153. CGU_MACPHY,CGU_DDR,
  154. CGU_MSC_MUX
  155. };
  156. enum {
  157. CDIV = 0,L2CDIV,H0DIV,H2DIV,PDIV,SCLKA,
  158. };
  159. enum {
  160. CGU_AUDIO_I2S,CGU_AUDIO_I2S1,CGU_AUDIO_PCM,CGU_AUDIO_PCM1
  161. };
  162. /*
  163. * 31 ... 24 GATE_ID or CPCCR_ID or CGU_ID or PLL_ID or CGU_ID.
  164. * 23 ... 16 PARENR_ID or RELATIVE_ID.
  165. * 16 ... 0 some FLG.
  166. */
  167. static struct clk clk_srcs[] = {
  168. #define GATE(x) (((x)<<24) | CLK_FLG_GATE)
  169. #define CPCCR(x) (((x)<<24) | CLK_FLG_CPCCR)
  170. #define CGU(no) (((no)<<24) | CLK_FLG_CGU)
  171. #define CGU_AUDIO(no) (((no)<<24) | CLK_FLG_CGU_AUDIO)
  172. #define PLL(no) (((no)<<24) | CLK_FLG_PLL)
  173. #define PARENT(P) (((CLK_ID_##P)<<16) | CLK_FLG_PARENT)
  174. #define RELATIVE(P) (((CLK_ID_##P)<<16) | CLK_FLG_RELATIVE)
  175. #define DEF_CLK(N,FLAG) \
  176. [CLK_ID_##N] = { .name = CLK_NAME_##N, .flags = FLAG, }
  177. DEF_CLK(EXT0, CLK_FLG_NOALLOC),
  178. DEF_CLK(EXT1, CLK_FLG_NOALLOC),
  179. DEF_CLK(OTGPHY, CLK_FLG_NOALLOC),
  180. DEF_CLK(APLL, PLL(CPM_CPAPCR)),
  181. DEF_CLK(MPLL, PLL(CPM_CPMPCR)),
  182. DEF_CLK(SCLKA, CPCCR(SCLKA)),
  183. DEF_CLK(CCLK, CPCCR(CDIV)),
  184. DEF_CLK(L2CLK, CPCCR(L2CDIV)),
  185. DEF_CLK(H0CLK, CPCCR(H0DIV)),
  186. DEF_CLK(H2CLK, CPCCR(H2DIV)),
  187. DEF_CLK(PCLK, CPCCR(PDIV)),
  188. DEF_CLK(NEMC, GATE(0) | PARENT(H2CLK)),
  189. DEF_CLK(EFUSE, GATE(1) | PARENT(H2CLK)),
  190. DEF_CLK(SFC, GATE(2) | PARENT(CGU_SFC)),
  191. DEF_CLK(OTG, GATE(3)),
  192. DEF_CLK(MSC0, GATE(4) | PARENT(PCLK)),
  193. DEF_CLK(MSC1, GATE(5) | PARENT(PCLK)),
  194. DEF_CLK(SCC, GATE(6) | PARENT(PCLK)),
  195. DEF_CLK(I2C0, GATE(7) | PARENT(PCLK)),
  196. DEF_CLK(I2C1, GATE(8) | PARENT(PCLK)),
  197. DEF_CLK(I2C2, GATE(9) | PARENT(PCLK)),
  198. DEF_CLK(I2C3, GATE(10) | PARENT(PCLK)),
  199. DEF_CLK(AIC, GATE(11)),
  200. DEF_CLK(VPU, GATE(12) | PARENT(LCD)),
  201. DEF_CLK(SADC, GATE(13)),
  202. DEF_CLK(UART0, GATE(14) | PARENT(EXT1)),
  203. DEF_CLK(UART1, GATE(15) | PARENT(EXT1)),
  204. DEF_CLK(UART2, GATE(16) | PARENT(EXT1)),
  205. DEF_CLK(DMIC, GATE(17)),
  206. DEF_CLK(TCU, GATE(18)),
  207. DEF_CLK(SSI, GATE(19)),
  208. DEF_CLK(SYS_OST, GATE(20)),
  209. DEF_CLK(PDMA, GATE(21)),
  210. DEF_CLK(CIM, GATE(22) | PARENT(LCD)),
  211. DEF_CLK(LCD, GATE(23)),
  212. DEF_CLK(AES, GATE(24)),
  213. DEF_CLK(MAC, GATE(25)),
  214. DEF_CLK(PCM, GATE(26)),
  215. DEF_CLK(RTC, GATE(27)),
  216. DEF_CLK(APB0, GATE(28)),
  217. DEF_CLK(AHB0, GATE(29)),
  218. DEF_CLK(CPU, GATE(30)),
  219. DEF_CLK(DDR, GATE(31)),
  220. DEF_CLK(CGU_MSC_MUX, CGU(CGU_MSC_MUX)),
  221. DEF_CLK(CGU_PCM, CGU_AUDIO(CGU_AUDIO_PCM)),
  222. DEF_CLK(CGU_CIM, CGU(CGU_CIM)),
  223. DEF_CLK(CGU_SFC, CGU(CGU_SFC)),
  224. DEF_CLK(CGU_USB, CGU(CGU_USB)),
  225. DEF_CLK(CGU_MSC1, CGU(CGU_MSC1)| PARENT(CGU_MSC_MUX)),
  226. DEF_CLK(CGU_MSC0, CGU(CGU_MSC0)| PARENT(CGU_MSC_MUX)),
  227. DEF_CLK(CGU_LCD, CGU(CGU_LCD)),
  228. DEF_CLK(CGU_I2S, CGU_AUDIO(CGU_AUDIO_I2S)),
  229. DEF_CLK(CGU_MACPHY, CGU(CGU_MACPHY)),
  230. DEF_CLK(CGU_DDR, CGU(CGU_DDR)),
  231. #undef GATE
  232. #undef CPCCR
  233. #undef CGU
  234. #undef CGU_AUDIO
  235. #undef PARENT
  236. #undef DEF_CLK
  237. #undef RELATIVE
  238. };
  239. int get_clk_sources_size(void)
  240. {
  241. return ARRAY_SIZE(clk_srcs);
  242. }
  243. struct clk *get_clk_from_id(int clk_id)
  244. {
  245. return &clk_srcs[clk_id];
  246. }
  247. int get_clk_id(struct clk *clk)
  248. {
  249. return (clk - &clk_srcs[0]);
  250. }
  251. /*********************************************************************************************************
  252. ** PLL
  253. *********************************************************************************************************/
  254. static uint32_t pll_get_rate(struct clk *clk) {
  255. uint32_t offset;
  256. uint32_t cpxpcr;
  257. uint32_t m,n,od;
  258. uint32_t rate;
  259. if (clk->CLK_ID == CLK_ID_APLL)
  260. offset = 8;
  261. else if (clk->CLK_ID == CLK_ID_MPLL)
  262. offset = 7;
  263. else
  264. offset = 0;
  265. cpxpcr = cpm_inl(CLK_PLL_NO(clk->flags));
  266. if(cpxpcr >> offset & 1)
  267. {
  268. clk->flags |= CLK_FLG_ENABLE;
  269. m = ((cpxpcr >> 24) & 0x7f) + 1;
  270. n = ((cpxpcr >> 18) & 0x1f) + 1;
  271. od = ((cpxpcr >> 16) & 0x3);
  272. od = 1 << od;
  273. rate = clk->parent->rate * m / n / od;
  274. }
  275. else
  276. {
  277. clk->flags &= ~(CLK_FLG_ENABLE);
  278. rate = 0;
  279. }
  280. return rate;
  281. }
  282. static struct clk_ops clk_pll_ops = {
  283. .get_rate = pll_get_rate,
  284. .set_rate = RT_NULL,
  285. };
  286. void init_ext_pll(struct clk *clk)
  287. {
  288. switch (get_clk_id(clk))
  289. {
  290. case CLK_ID_EXT0:
  291. clk->rate = BOARD_RTC_CLK;
  292. clk->flags |= CLK_FLG_ENABLE;
  293. break;
  294. case CLK_ID_EXT1:
  295. clk->rate = BOARD_EXTAL_CLK;
  296. clk->flags |= CLK_FLG_ENABLE;
  297. break;
  298. case CLK_ID_OTGPHY:
  299. clk->rate = 48 * 1000 * 1000;
  300. clk->flags |= CLK_FLG_ENABLE;
  301. break;
  302. default:
  303. clk->parent = get_clk_from_id(CLK_ID_EXT1);
  304. clk->rate = pll_get_rate(clk);
  305. clk->ops = &clk_pll_ops;
  306. break;
  307. }
  308. }
  309. /*********************************************************************************************************
  310. ** CPCCR
  311. *********************************************************************************************************/
  312. struct cpccr_clk
  313. {
  314. uint16_t off,sel,ce;
  315. };
  316. static struct cpccr_clk cpccr_clks[] =
  317. {
  318. #define CPCCR_CLK(N,O,D,E) \
  319. [N] = { .off = O, .sel = D, .ce = E}
  320. CPCCR_CLK(CDIV, 0, 28,22),
  321. CPCCR_CLK(L2CDIV, 4, 28,22),
  322. CPCCR_CLK(H0DIV, 8, 26,21),
  323. CPCCR_CLK(H2DIV, 12, 24,20),
  324. CPCCR_CLK(PDIV, 16, 24,20),
  325. CPCCR_CLK(SCLKA,-1, -1,30),
  326. #undef CPCCR_CLK
  327. };
  328. static uint32_t cpccr_selector[4] = {0,CLK_ID_SCLKA,CLK_ID_MPLL,0};
  329. static uint32_t cpccr_get_rate(struct clk *clk)
  330. {
  331. int sel;
  332. uint32_t cpccr = cpm_inl(CPM_CPCCR);
  333. uint32_t rate;
  334. int v;
  335. if (CLK_CPCCR_NO(clk->flags) == SCLKA)
  336. {
  337. int clka_sel[4] =
  338. {
  339. 0, CLK_ID_EXT1, CLK_ID_APLL, 0
  340. };
  341. sel = cpm_inl(CPM_CPCCR) >> 30;
  342. if (clka_sel[sel] == 0)
  343. {
  344. rate = 0;
  345. clk->flags &= ~CLK_FLG_ENABLE;
  346. }
  347. else
  348. {
  349. clk->parent = get_clk_from_id(clka_sel[sel]);
  350. rate = clk->parent->rate;
  351. clk->flags |= CLK_FLG_ENABLE;
  352. }
  353. }
  354. else
  355. {
  356. v = (cpccr >> cpccr_clks[CLK_CPCCR_NO(clk->flags)].off) & 0xf;
  357. sel = (cpccr >> (cpccr_clks[CLK_CPCCR_NO(clk->flags)].sel)) & 0x3;
  358. rate = get_clk_from_id(cpccr_selector[sel])->rate;
  359. rate = rate / (v + 1);
  360. }
  361. return rate;
  362. }
  363. static struct clk_ops clk_cpccr_ops =
  364. {
  365. .get_rate = cpccr_get_rate,
  366. .set_rate = RT_NULL,
  367. };
  368. void init_cpccr_clk(struct clk *clk)
  369. {
  370. int sel; //check
  371. uint32_t cpccr = cpm_inl(CPM_CPCCR);
  372. if (CLK_CPCCR_NO(clk->flags) != SCLKA)
  373. {
  374. sel = (cpccr >> cpccr_clks[CLK_CPCCR_NO(clk->flags)].sel) & 0x3;
  375. if (cpccr_selector[sel] != 0)
  376. {
  377. clk->parent = get_clk_from_id(cpccr_selector[sel]);
  378. clk->flags |= CLK_FLG_ENABLE;
  379. }
  380. else
  381. {
  382. clk->parent = RT_NULL;
  383. clk->flags &= ~CLK_FLG_ENABLE;
  384. }
  385. }
  386. clk->rate = cpccr_get_rate(clk);
  387. clk->ops = &clk_cpccr_ops;
  388. }
  389. /*********************************************************************************************************
  390. ** CGU & CGU Aduio
  391. *********************************************************************************************************/
  392. struct clk_selectors
  393. {
  394. uint16_t route[4];
  395. };
  396. enum {
  397. SELECTOR_A = 0,
  398. SELECTOR_2,
  399. SELECTOR_C,
  400. SELECTOR_3,
  401. SELECTOR_MSC_MUX,
  402. SELECTOR_F,
  403. SELECTOR_G,
  404. };
  405. const struct clk_selectors selector[] = {
  406. #define CLK(X) CLK_ID_##X
  407. /*
  408. * bit31,bit30
  409. * 0 , 0 STOP
  410. * 0 , 1 SCLKA
  411. * 1 , 0 MPLL
  412. * 1 , 1 INVALID
  413. */
  414. [SELECTOR_A].route = {CLK(STOP),CLK(SCLKA),CLK(MPLL),CLK(INVALID)},
  415. /*
  416. * bit31,bit30
  417. * 0 , x SCLKA
  418. * 0 , x SCLKA
  419. * 1 , x MPLL
  420. * 1 , x MPLL
  421. */
  422. [SELECTOR_2].route = {CLK(SCLKA),CLK(SCLKA),CLK(MPLL),CLK(MPLL)},
  423. /*
  424. * bit31,bit30
  425. * 0 , 0 EXT1
  426. * 0 , 1 EXT1
  427. * 1 , 0 SCLKA
  428. * 1 , 1 MPLL
  429. */
  430. [SELECTOR_C].route = {CLK(EXT1) ,CLK(EXT1),CLK(SCLKA),CLK(MPLL)},
  431. /*
  432. * bit31,bit30
  433. * 0 , 0 SCLKA
  434. * 0 , 1 MPLL
  435. * 1 , 0 EXT1
  436. * 1 , 1 INVALID
  437. */
  438. [SELECTOR_3].route = {CLK(SCLKA),CLK(MPLL),CLK(EXT1),CLK(INVALID)},
  439. /*
  440. * bit31,bit30
  441. * 0 , 0 MSC_MUX
  442. * 0 , 1 MSC_MUX
  443. * 1 , 0 MSC_MUX
  444. * 1 , 1 MSC_MUX
  445. */
  446. [SELECTOR_MSC_MUX].route = {CLK(SCLKA),CLK(SCLKA),CLK(MPLL),CLK(MPLL)},
  447. /*
  448. * bit31,bit30
  449. * 0 , 0 SCLKA
  450. * 0 , 1 MPLL
  451. * 1 , 0 OTGPHY
  452. * 1 , 1 INVALID
  453. */
  454. [SELECTOR_F].route = {CLK(SCLKA),CLK(MPLL),CLK(OTGPHY),CLK(INVALID)},
  455. /*
  456. * bit31,bit30
  457. * 0 , 0 SCLKA
  458. * 0 , 1 EXT1
  459. * 1 , 0 MPLL
  460. * 1 , 1 INVALID
  461. */
  462. [SELECTOR_G].route = {CLK(SCLKA),CLK(EXT1),CLK(MPLL),CLK(INVALID)},
  463. #undef CLK
  464. };
  465. struct cgu_clk
  466. {
  467. /* off: reg offset. ce_busy_stop: CE offset + 1 is busy. coe : coe for div .div: div bit width */
  468. /* ext: extal/pll sel bit. sels: {select} */
  469. int off,ce_busy_stop,coe,div,sel,cache;
  470. };
  471. static struct cgu_clk cgu_clks[] = {
  472. [CGU_DDR] = { CPM_DDRCDR, 27, 1, 4, SELECTOR_A},
  473. [CGU_MACPHY] = { CPM_MACCDR, 27, 1, 8, SELECTOR_2},
  474. [CGU_LCD] = { CPM_LPCDR, 26, 1, 8, SELECTOR_2},
  475. [CGU_MSC_MUX]= { CPM_MSC0CDR, 27, 2, 0, SELECTOR_MSC_MUX},
  476. [CGU_MSC0] = { CPM_MSC0CDR, 27, 2, 8, SELECTOR_MSC_MUX},
  477. [CGU_MSC1] = { CPM_MSC1CDR, 27, 2, 8, SELECTOR_MSC_MUX},
  478. [CGU_USB] = { CPM_USBCDR, 27, 1, 8, SELECTOR_C},
  479. [CGU_SFC] = { CPM_SFCCDR, 27, 1, 8, SELECTOR_G},
  480. [CGU_CIM] = { CPM_CIMCDR, 27, 1, 8, SELECTOR_2},
  481. };
  482. static uint32_t cgu_get_rate(struct clk *clk)
  483. {
  484. uint32_t x;
  485. int no = CLK_CGU_NO(clk->flags);
  486. if (clk->parent == get_clk_from_id(CLK_ID_EXT1))
  487. return clk->parent->rate;
  488. if (no == CGU_MSC_MUX)
  489. return clk->parent->rate;
  490. if (cgu_clks[no].div == 0)
  491. return clk_get_rate(clk->parent);
  492. x = cpm_inl(cgu_clks[no].off);
  493. x &= (1 << cgu_clks[no].div) - 1;
  494. x = (x + 1) * cgu_clks[no].coe;
  495. return clk->parent->rate / x;
  496. }
  497. static int cgu_enable(struct clk *clk,int on)
  498. {
  499. int no = CLK_CGU_NO(clk->flags);
  500. int reg_val;
  501. int ce, stop, busy;
  502. int prev_on;
  503. uint32_t mask;
  504. if (no == CGU_MSC_MUX)
  505. return 0;
  506. reg_val = cpm_inl(cgu_clks[no].off);
  507. stop = cgu_clks[no].ce_busy_stop;
  508. busy = stop + 1;
  509. ce = stop + 2;
  510. prev_on = !(reg_val & (1 << stop));
  511. mask = (1 << cgu_clks[no].div) - 1;
  512. if (prev_on && on)
  513. goto cgu_enable_finish;
  514. if ((!prev_on) && (!on))
  515. goto cgu_enable_finish;
  516. if (no == CGU_USB)
  517. {
  518. // usb phy clock enable
  519. if (on)
  520. reg_val &= ~(1 << 26);
  521. else
  522. reg_val |= (1 << 26);
  523. }
  524. if (on)
  525. {
  526. if (cgu_clks[no].cache && ((cgu_clks[no].cache & mask) != (reg_val & mask)))
  527. {
  528. int x = cgu_clks[no].cache;
  529. x = (x & ~(0x1 << stop)) | (0x1 << ce);
  530. cpm_outl(x, cgu_clks[no].off);
  531. while (cpm_test_bit(busy, cgu_clks[no].off))
  532. {
  533. PRINT("wait stable.[%d][%s]\n", __LINE__, clk->name);
  534. }
  535. cpm_clear_bit(ce, cgu_clks[no].off);
  536. x &= (1 << cgu_clks[no].div) - 1;
  537. x = (x + 1) * cgu_clks[no].coe;
  538. clk->rate = clk->parent->rate / x;
  539. cgu_clks[no].cache = 0;
  540. }
  541. else
  542. {
  543. reg_val |= (1 << ce);
  544. reg_val &= ~(1 << stop);
  545. cpm_outl(reg_val, cgu_clks[no].off);
  546. cpm_clear_bit(ce, cgu_clks[no].off);
  547. }
  548. }
  549. else
  550. {
  551. reg_val |= (1 << ce);
  552. reg_val |= (1 << stop);
  553. cpm_outl(reg_val, cgu_clks[no].off);
  554. cpm_clear_bit(ce, cgu_clks[no].off);
  555. }
  556. cgu_enable_finish:
  557. return 0;
  558. }
  559. static int cgu_set_rate(struct clk *clk, uint32_t rate)
  560. {
  561. uint32_t x,tmp;
  562. int i,no = CLK_CGU_NO(clk->flags);
  563. int ce,stop,busy;
  564. uint32_t reg_val,mask;
  565. /* CLK_ID_CGU_I2S could be exten clk. */
  566. if(no == CGU_MSC_MUX)
  567. return -1;
  568. mask = (1 << cgu_clks[no].div) - 1;
  569. tmp = clk->parent->rate / cgu_clks[no].coe;
  570. for (i = 1; i <= mask + 1; i++)
  571. {
  572. if ((tmp / i) <= rate)
  573. break;
  574. }
  575. i--;
  576. if (i > mask)
  577. i = mask;
  578. reg_val = cpm_inl(cgu_clks[no].off);
  579. x = reg_val & ~mask;
  580. x |= i;
  581. stop = cgu_clks[no].ce_busy_stop;
  582. busy = stop + 1;
  583. ce = stop + 2;
  584. if (x & (1 << stop))
  585. {
  586. cgu_clks[no].cache = x;
  587. clk->rate = tmp / (i + 1);
  588. }
  589. else if ((mask & reg_val) != i)
  590. {
  591. x = (x & ~(0x1 << stop)) | (0x1 << ce);
  592. cpm_outl(x, cgu_clks[no].off);
  593. while (cpm_test_bit(busy, cgu_clks[no].off))
  594. PRINT("wait stable.[%d][%s]\n", __LINE__, clk->name);
  595. x &= ~(1 << ce);
  596. cpm_outl(x, cgu_clks[no].off);
  597. cgu_clks[no].cache = 0;
  598. clk->rate = tmp / (i + 1);
  599. }
  600. return 0;
  601. }
  602. static struct clk* cgu_get_parent(struct clk *clk)
  603. {
  604. uint32_t no,cgu,idx,pidx;
  605. no = CLK_CGU_NO(clk->flags);
  606. cgu = cpm_inl(cgu_clks[no].off);
  607. idx = cgu >> 30;
  608. pidx = selector[cgu_clks[no].sel].route[idx];
  609. if (pidx == CLK_ID_STOP || pidx == CLK_ID_INVALID)
  610. return RT_NULL;
  611. return get_clk_from_id(pidx);
  612. }
  613. static int cgu_set_parent(struct clk *clk, struct clk *parent)
  614. {
  615. int i,tmp;
  616. int no = CLK_CGU_NO(clk->flags);
  617. int ce,stop,busy;
  618. uint32_t reg_val,cgu,mask;
  619. stop = cgu_clks[no].ce_busy_stop;
  620. busy = stop + 1;
  621. ce = stop + 2;
  622. mask = (1 << cgu_clks[no].div) - 1;
  623. for(i = 0;i < 4;i++) {
  624. if(selector[cgu_clks[no].sel].route[i] == get_clk_id(parent)){
  625. break;
  626. }
  627. }
  628. if(i >= 4)
  629. return -1;
  630. cgu = cpm_inl(cgu_clks[no].off);
  631. reg_val = cgu;
  632. if (cgu_clks[no].sel == SELECTOR_2)
  633. {
  634. if (i == 0)
  635. cgu &= ~(1 << 31);
  636. else
  637. cgu |= (1 << 31);
  638. }
  639. else
  640. {
  641. cgu &= ~(3 << 30);
  642. cgu |= ~(i << 30);
  643. }
  644. tmp = parent->rate / cgu_clks[no].coe;
  645. for (i = 1; i <= mask + 1; i++)
  646. {
  647. if ((tmp / i) <= clk->rate)
  648. break;
  649. }
  650. i--;
  651. mask = (1 << cgu_clks[no].div) - 1;
  652. cgu = (cgu & ~(0x1 << stop)) | (0x1 << ce);
  653. cgu = cgu & ~mask;
  654. cgu |= i;
  655. if (reg_val & (1 << stop))
  656. cgu_clks[no].cache = cgu;
  657. else if ((mask & reg_val) != i)
  658. {
  659. cpm_outl(cgu, cgu_clks[no].off);
  660. while (cpm_test_bit(busy, cgu_clks[no].off))
  661. PRINT("wait stable.[%d][%s]\n", __LINE__, clk->name);
  662. cgu &= ~(1 << ce);
  663. cpm_outl(cgu, cgu_clks[no].off);
  664. cgu_clks[no].cache = 0;
  665. }
  666. return 0;
  667. }
  668. static int cgu_is_enabled(struct clk *clk)
  669. {
  670. int no = CLK_CGU_NO(clk->flags);
  671. int stop;
  672. stop = cgu_clks[no].ce_busy_stop;
  673. return !(cpm_inl(cgu_clks[no].off) & (1 << stop));
  674. }
  675. static struct clk_ops clk_cgu_ops =
  676. {
  677. .enable = cgu_enable,
  678. .get_rate = cgu_get_rate,
  679. .set_rate = cgu_set_rate,
  680. .get_parent = cgu_get_parent,
  681. .set_parent = cgu_set_parent,
  682. };
  683. void init_cgu_clk(struct clk *clk)
  684. {
  685. int no;
  686. int id;
  687. if (clk->flags & CLK_FLG_PARENT)
  688. {
  689. id = CLK_PARENT(clk->flags);
  690. clk->parent = get_clk_from_id(id);
  691. }
  692. else
  693. {
  694. clk->parent = cgu_get_parent(clk);
  695. }
  696. no = CLK_CGU_NO(clk->flags);
  697. cgu_clks[no].cache = 0;
  698. clk->rate = cgu_get_rate(clk);
  699. if (cgu_is_enabled(clk))
  700. {
  701. clk->flags |= CLK_FLG_ENABLE;
  702. }
  703. if (no == CGU_MSC_MUX)
  704. clk->ops = RT_NULL;
  705. else if(no == CGU_DDR)
  706. {
  707. // if(ddr_readl(DDRP_PIR) & DDRP_PIR_DLLBYP)
  708. // {
  709. ///**
  710. // * DDR request cpm to stop clk (0x9 << 28) DDR_CLKSTP_CFG (0x13012068)
  711. // * CPM response ddr stop clk request (1 << 26) (0x1000002c)
  712. // */
  713. // cpm_set_bit(26,CPM_DDRCDR);
  714. // REG32(0xb3012068) |= 0x9 << 28;
  715. // }
  716. // REG32(0xb3012088) |= 4 << 16;
  717. }
  718. else
  719. clk->ops = &clk_cgu_ops;
  720. }
  721. /*********************************************************************************************************
  722. ** CGU_AUDIO
  723. *********************************************************************************************************/
  724. enum
  725. {
  726. SELECTOR_AUDIO = 0,
  727. };
  728. const struct clk_selectors audio_selector[] =
  729. {
  730. #define CLK(X) CLK_ID_##X
  731. /*
  732. * bit31,bit30
  733. * 0 , 0 EXT1
  734. * 0 , 1 APLL
  735. * 1 , 0 EXT1
  736. * 1 , 1 MPLL
  737. */
  738. [SELECTOR_AUDIO].route = {CLK(EXT1),CLK(SCLKA),CLK(EXT1),CLK(MPLL)},
  739. #undef CLK
  740. };
  741. static int audio_div_apll[64] =
  742. {
  743. 8000 , 1 , 126000 ,
  744. 11025 , 2 , 182857 ,
  745. 12000 , 1 , 84000 ,
  746. 16000 , 1 , 63000 ,
  747. 22050 , 4 , 182857 ,
  748. 24000 , 1 , 42000 ,
  749. 32000 , 1 , 31500 ,
  750. 44100 , 7 , 160000 ,
  751. 48000 , 1 , 21000 ,
  752. 88200 , 21 , 240000 ,
  753. 96000 , 1 , 10500 ,
  754. 176400 , 42 , 240000 ,
  755. 192000 , 1 , 5250 ,
  756. 0
  757. };
  758. static int audio_div_mpll[64] =
  759. {
  760. 8000 , 1 , 75000 ,
  761. 11025 , 4 , 217687 ,
  762. 12000 , 1 , 50000 ,
  763. 16000 , 1 , 37500 ,
  764. 22050 , 8 , 217687 ,
  765. 24000 , 1 , 25000 ,
  766. 32000 , 1 , 18750 ,
  767. 44100 , 16 , 217687 ,
  768. 48000 , 1 , 12500 ,
  769. 88200 , 25 , 170068 ,
  770. 96000 , 1 , 6250 ,
  771. 176400 , 75 , 255102 ,
  772. 192000 , 1 , 3125 ,
  773. 0
  774. };
  775. struct cgu_audio_clk
  776. {
  777. int off,en,maskm,bitm,maskn,bitn,maskd,bitd,sel,cache;
  778. };
  779. static struct cgu_audio_clk cgu_audio_clks[] =
  780. {
  781. [CGU_AUDIO_I2S] = { CPM_I2SCDR, 1<<29, 0x1f << 13, 13, 0x1fff, 0, SELECTOR_AUDIO},
  782. [CGU_AUDIO_I2S1] = { CPM_I2SCDR1, -1, -1, -1, -1, -1, -1},
  783. [CGU_AUDIO_PCM] = { CPM_PCMCDR, 1<<29, 0x1f << 13, 13, 0x1fff, 0, SELECTOR_AUDIO},
  784. [CGU_AUDIO_PCM1] = { CPM_PCMCDR1, -1, -1, -1, -1, -1, -1},
  785. };
  786. static uint32_t cgu_audio_get_rate(struct clk *clk)
  787. {
  788. uint32_t m, n, d;
  789. int no = CLK_CGU_AUDIO_NO(clk->flags);
  790. if (clk->parent == get_clk_from_id(CLK_ID_EXT1))
  791. return clk->parent->rate;
  792. m = cpm_inl(cgu_audio_clks[no].off);
  793. n = m & cgu_audio_clks[no].maskn;
  794. m &= cgu_audio_clks[no].maskm;
  795. if (no == CGU_AUDIO_I2S)
  796. {
  797. d = readl(I2S_PRI_DIV);
  798. return (clk->parent->rate * m) / (n * ((d & 0x3f) + 1) * (64));
  799. }
  800. else if (no == CGU_AUDIO_PCM)
  801. {
  802. d = readl(PCM_PRI_DIV);
  803. return (clk->parent->rate * m) / (n * (((d & 0x1f << 6) >> 6) + 1) * 8);
  804. }
  805. return 0;
  806. }
  807. static int cgu_audio_enable(struct clk *clk, int on)
  808. {
  809. int no = CLK_CGU_AUDIO_NO(clk->flags);
  810. int reg_val;
  811. if (on)
  812. {
  813. reg_val = cpm_inl(cgu_audio_clks[no].off);
  814. if (reg_val & (cgu_audio_clks[no].en))
  815. goto cgu_enable_finish;
  816. if (!cgu_audio_clks[no].cache)
  817. PRINT("must set rate before enable\n");
  818. cpm_outl(cgu_audio_clks[no].cache, cgu_audio_clks[no].off);
  819. cpm_outl(cgu_audio_clks[no].cache | cgu_audio_clks[no].en, cgu_audio_clks[no].off);
  820. cgu_audio_clks[no].cache = 0;
  821. }
  822. else
  823. {
  824. reg_val = cpm_inl(cgu_audio_clks[no].off);
  825. reg_val &= ~cgu_audio_clks[no].en;
  826. cpm_outl(reg_val, cgu_audio_clks[no].off);
  827. }
  828. cgu_enable_finish:
  829. return 0;
  830. }
  831. static int get_div_val(int max1,int max2,int machval, int* res1, int* res2)
  832. {
  833. int tmp1 = 0, tmp2 = 0;
  834. for (tmp1 = 1; tmp1 < max1; tmp1++)
  835. for (tmp2 = 1; tmp2 < max2; tmp2++)
  836. if (tmp1 * tmp2 == machval)
  837. break;
  838. if (tmp1 * tmp2 != machval)
  839. {
  840. PRINT("can't find mach wal\n");
  841. return -1;
  842. }
  843. *res1 = tmp1;
  844. *res2 = tmp2;
  845. return 0;
  846. }
  847. static int cgu_audio_calculate_set_rate(struct clk* clk, uint32_t rate, uint32_t pid)
  848. {
  849. int i,m,n,d,sync,tmp_val,d_max,sync_max;
  850. int no = CLK_CGU_AUDIO_NO(clk->flags);
  851. int n_max = cgu_audio_clks[no].maskn >> cgu_audio_clks[no].bitn;
  852. int *audio_div;
  853. if(pid == CLK_ID_MPLL)
  854. {
  855. audio_div = (int*)audio_div_mpll;
  856. }
  857. else if(pid == CLK_ID_SCLKA)
  858. audio_div = (int*)audio_div_apll;
  859. else
  860. return 0;
  861. for (i = 0; i < 50; i += 3)
  862. {
  863. if (audio_div[i] == rate)
  864. break;
  865. }
  866. if(i >= 50)
  867. {
  868. PRINT("cgu aduio set rate err!\n");
  869. return -1;
  870. }
  871. else
  872. {
  873. m = audio_div[i+1];
  874. if(no == CGU_AUDIO_I2S)
  875. {
  876. #ifdef CONFIG_SND_ASOC_JZ_AIC_SPDIF_V13
  877. m*=2;
  878. #endif
  879. d_max = 0x1ff;
  880. tmp_val = audio_div[i + 2] / 64;
  881. if (tmp_val > n_max)
  882. {
  883. if (get_div_val(n_max, d_max, tmp_val, &n, &d))
  884. goto calculate_err;
  885. }
  886. else
  887. {
  888. n = tmp_val / 4;
  889. d = 4;
  890. }
  891. tmp_val = cpm_inl(cgu_audio_clks[no].off)&(~(cgu_audio_clks[no].maskm|cgu_audio_clks[no].maskn));
  892. tmp_val |= (m<<cgu_audio_clks[no].bitm)|(n<<cgu_audio_clks[no].bitn);
  893. if (tmp_val & cgu_audio_clks[no].en)
  894. {
  895. cpm_outl(tmp_val, cgu_audio_clks[no].off);
  896. }
  897. else
  898. {
  899. cgu_audio_clks[no].cache = tmp_val;
  900. }
  901. cpm_outl(0,CPM_I2SCDR1);
  902. writel(d - 1,I2S_PRI_DIV);
  903. }
  904. else if (no == CGU_AUDIO_PCM)
  905. {
  906. tmp_val = audio_div[i+2]/(8);
  907. d_max = 0x7f;
  908. if (tmp_val > n_max)
  909. {
  910. if (get_div_val(n_max, d_max, tmp_val, &n, &d))
  911. goto calculate_err;
  912. if (d > 0x3f)
  913. {
  914. tmp_val = d;
  915. d_max = 0x3f, sync_max = 0x1f;
  916. if (get_div_val(d_max, sync_max, tmp_val, &d, &sync))
  917. goto calculate_err;
  918. }
  919. else
  920. {
  921. sync = 1;
  922. }
  923. }
  924. else
  925. {
  926. n = tmp_val;
  927. d = 1;
  928. sync = 1;
  929. }
  930. tmp_val = cpm_inl(cgu_audio_clks[no].off)&(~(cgu_audio_clks[no].maskm|cgu_audio_clks[no].maskn));
  931. tmp_val |= (m<<cgu_audio_clks[no].bitm)|(n<<cgu_audio_clks[no].bitn);
  932. if (tmp_val & cgu_audio_clks[no].en)
  933. {
  934. cpm_outl(tmp_val, cgu_audio_clks[no].off);
  935. }
  936. else
  937. {
  938. cgu_audio_clks[no].cache = tmp_val;
  939. }
  940. writel(((d-1)|(sync-1)<<6),PCM_PRI_DIV);
  941. }
  942. }
  943. clk->rate = rate;
  944. return 0;
  945. calculate_err:
  946. PRINT("audio div Calculate err!\n");
  947. return -1;
  948. }
  949. static struct clk* cgu_audio_get_parent(struct clk *clk)
  950. {
  951. uint32_t no,cgu,idx,pidx;
  952. struct clk* pclk;
  953. no = CLK_CGU_AUDIO_NO(clk->flags);
  954. cgu = cpm_inl(cgu_audio_clks[no].off);
  955. idx = cgu >> 30;
  956. pidx = audio_selector[cgu_audio_clks[no].sel].route[idx];
  957. if (pidx == CLK_ID_STOP || pidx == CLK_ID_INVALID)
  958. {
  959. return RT_NULL;
  960. }
  961. pclk = get_clk_from_id(pidx);
  962. return pclk;
  963. }
  964. static int cgu_audio_set_parent(struct clk *clk, struct clk *parent)
  965. {
  966. int tmp_val,i;
  967. int no = CLK_CGU_AUDIO_NO(clk->flags);
  968. for(i = 0;i < 4;i++) {
  969. if(audio_selector[cgu_audio_clks[no].sel].route[i] == get_clk_id(parent)){
  970. break;
  971. }
  972. }
  973. if(i >= 4)
  974. return -1;
  975. if (get_clk_id(parent) != CLK_ID_EXT1)
  976. {
  977. tmp_val = cpm_inl(cgu_audio_clks[no].off) & (~(3 << 30));
  978. tmp_val |= i << 30;
  979. cpm_outl(tmp_val, cgu_audio_clks[no].off);
  980. }
  981. else
  982. {
  983. tmp_val = cpm_inl(cgu_audio_clks[no].off) & (~(3 << 30 | 0x3fffff));
  984. tmp_val |= i << 30 | 1 << 13 | 1;
  985. cpm_outl(tmp_val, cgu_audio_clks[no].off);
  986. }
  987. return 0;
  988. }
  989. static int cgu_audio_set_rate(struct clk *clk, uint32_t rate)
  990. {
  991. int tmp_val;
  992. int no = CLK_CGU_AUDIO_NO(clk->flags);
  993. if (rate == 24000000)
  994. {
  995. cgu_audio_set_parent(clk, get_clk_from_id(CLK_ID_EXT1));
  996. clk->parent = get_clk_from_id(CLK_ID_EXT1);
  997. clk->rate = rate;
  998. tmp_val = cpm_inl(cgu_audio_clks[no].off);
  999. tmp_val &= ~0x3fffff;
  1000. tmp_val |= 1<<13|1;
  1001. if(tmp_val&cgu_audio_clks[no].en)
  1002. cpm_outl(tmp_val,cgu_audio_clks[no].off);
  1003. else
  1004. cgu_audio_clks[no].cache = tmp_val;
  1005. return 0;
  1006. }
  1007. else
  1008. {
  1009. if(get_clk_id(clk->parent) == CLK_ID_EXT1)
  1010. cgu_audio_set_parent(clk,get_clk_from_id(CLK_ID_SCLKA));
  1011. cgu_audio_calculate_set_rate(clk,rate,CLK_ID_SCLKA);
  1012. clk->parent = get_clk_from_id(CLK_ID_SCLKA);
  1013. }
  1014. return 0;
  1015. }
  1016. static int cgu_audio_is_enabled(struct clk *clk) {
  1017. int no,state;
  1018. no = CLK_CGU_AUDIO_NO(clk->flags);
  1019. state = (cpm_inl(cgu_audio_clks[no].off) & cgu_audio_clks[no].en);
  1020. return state;
  1021. }
  1022. static struct clk_ops clk_cgu_audio_ops =
  1023. {
  1024. .enable = cgu_audio_enable,
  1025. .get_rate = cgu_audio_get_rate,
  1026. .set_rate = cgu_audio_set_rate,
  1027. .get_parent = cgu_audio_get_parent,
  1028. .set_parent = cgu_audio_set_parent,
  1029. };
  1030. void init_cgu_audio_clk(struct clk *clk)
  1031. {
  1032. int no,id,tmp_val;
  1033. if (clk->flags & CLK_FLG_PARENT)
  1034. {
  1035. id = CLK_PARENT(clk->flags);
  1036. clk->parent = get_clk_from_id(id);
  1037. }
  1038. else
  1039. {
  1040. clk->parent = cgu_audio_get_parent(clk);
  1041. }
  1042. no = CLK_CGU_AUDIO_NO(clk->flags);
  1043. cgu_audio_clks[no].cache = 0;
  1044. if (cgu_audio_is_enabled(clk))
  1045. {
  1046. clk->flags |= CLK_FLG_ENABLE;
  1047. }
  1048. clk->rate = cgu_audio_get_rate(clk);
  1049. tmp_val = cpm_inl(cgu_audio_clks[no].off);
  1050. tmp_val &= ~0x3fffff;
  1051. tmp_val |= 1<<13|1;
  1052. if((tmp_val&cgu_audio_clks[no].en)&&(clk->rate == 24000000))
  1053. cpm_outl(tmp_val,cgu_audio_clks[no].off);
  1054. else
  1055. cgu_audio_clks[no].cache = tmp_val;
  1056. clk->ops = &clk_cgu_audio_ops;
  1057. }
  1058. /*********************************************************************************************************
  1059. ** GATE
  1060. *********************************************************************************************************/
  1061. static int cpm_gate_enable(struct clk *clk,int on)
  1062. {
  1063. int bit = CLK_GATE_BIT(clk->flags);
  1064. uint32_t clkgr[2] = {CPM_CLKGR};
  1065. if (on)
  1066. {
  1067. cpm_clear_bit(bit % 32, clkgr[bit / 32]);
  1068. }
  1069. else
  1070. {
  1071. cpm_set_bit(bit % 32, clkgr[bit / 32]);
  1072. }
  1073. return 0;
  1074. }
  1075. static struct clk_ops clk_gate_ops =
  1076. {
  1077. .enable = cpm_gate_enable,
  1078. };
  1079. void init_gate_clk(struct clk *clk)
  1080. {
  1081. int id = 0;
  1082. static uint32_t clkgr[2]={0};
  1083. static int clkgr_init = 0;
  1084. int bit = CLK_GATE_BIT(clk->flags);
  1085. if (clkgr_init == 0)
  1086. {
  1087. clkgr[0] = cpm_inl(CPM_CLKGR);
  1088. clkgr_init = 1;
  1089. }
  1090. if (clk->flags & CLK_FLG_PARENT)
  1091. {
  1092. id = CLK_PARENT(clk->flags);
  1093. clk->parent = get_clk_from_id(id);
  1094. }
  1095. else
  1096. clk->parent = get_clk_from_id(CLK_ID_EXT1);
  1097. clk->rate = clk_get_rate(clk->parent);
  1098. if (clkgr[bit / 32] & (1 << (bit % 32)))
  1099. {
  1100. clk->flags &= ~(CLK_FLG_ENABLE);
  1101. //cpm_gate_enable(clk,0);
  1102. }
  1103. else
  1104. {
  1105. clk->flags |= CLK_FLG_ENABLE;
  1106. //cpm_gate_enable(clk,1);
  1107. }
  1108. clk->ops = &clk_gate_ops;
  1109. }
  1110. /*********************************************************************************************************
  1111. ** CLK function
  1112. *********************************************************************************************************/
  1113. static void init_clk_parent(struct clk *p)
  1114. {
  1115. int init = 0;
  1116. if (!p)
  1117. return;
  1118. if (p->init_state)
  1119. {
  1120. p->count = 1;
  1121. p->init_state = 0;
  1122. init = 1;
  1123. }
  1124. if (p->count == 0)
  1125. {
  1126. PRINT("%s clk should be opened!\n", p->name);
  1127. p->count = 1;
  1128. }
  1129. if (!init)
  1130. p->count ++;
  1131. }
  1132. struct clk *clk_get(const char *id)
  1133. {
  1134. int i;
  1135. struct clk *retval = RT_NULL;
  1136. struct clk *clk_srcs = get_clk_from_id(0);
  1137. struct clk *parent_clk = RT_NULL;
  1138. for (i = 0; i < get_clk_sources_size(); i++)
  1139. {
  1140. if (id && clk_srcs[i].name && !rt_strcmp(id, clk_srcs[i].name))
  1141. {
  1142. if (clk_srcs[i].flags & CLK_FLG_NOALLOC)
  1143. return &clk_srcs[i];
  1144. retval = rt_malloc(sizeof(struct clk));
  1145. if (!retval)
  1146. return (RT_NULL);
  1147. rt_memcpy(retval, &clk_srcs[i], sizeof(struct clk));
  1148. retval->flags = 0;
  1149. retval->source = &clk_srcs[i];
  1150. if (CLK_FLG_RELATIVE & clk_srcs[i].flags)
  1151. {
  1152. parent_clk = get_clk_from_id(CLK_RELATIVE(clk_srcs[i].flags));
  1153. parent_clk->child = RT_NULL;
  1154. }
  1155. retval->count = 0;
  1156. return retval;
  1157. }
  1158. }
  1159. return RT_NULL;
  1160. }
  1161. int clk_enable(struct clk *clk)
  1162. {
  1163. int count;
  1164. if (!clk)
  1165. return -RT_EIO;
  1166. /**
  1167. * if it has parent clk,first it will control itself,then it will control parent.
  1168. * if it hasn't parent clk,it will control itself.
  1169. */
  1170. if(clk->source)
  1171. {
  1172. count = ++clk->count;
  1173. if (count != 1)
  1174. return 0;
  1175. clk->flags |= CLK_FLG_ENABLE;
  1176. clk = clk->source;
  1177. if (clk->init_state)
  1178. {
  1179. clk->count = 1;
  1180. clk->init_state = 0;
  1181. return 0;
  1182. }
  1183. }
  1184. count = ++clk->count;
  1185. if(count == 1)
  1186. {
  1187. if(clk->parent)
  1188. {
  1189. clk_enable(clk->parent);
  1190. }
  1191. if(clk->ops && clk->ops->enable)
  1192. {
  1193. clk->ops->enable(clk,1);
  1194. }
  1195. clk->flags |= CLK_FLG_ENABLE;
  1196. }
  1197. return 0;
  1198. }
  1199. int clk_is_enabled(struct clk *clk)
  1200. {
  1201. /* if(clk->source) */
  1202. /* clk = clk->source; */
  1203. return !!(clk->flags & CLK_FLG_ENABLE);
  1204. }
  1205. void clk_disable(struct clk *clk)
  1206. {
  1207. int count;
  1208. if (!clk)
  1209. return;
  1210. /**
  1211. * if it has parent clk,first it will control itself,then it will control parent.
  1212. * if it hasn't parent clk,it will control itself.
  1213. */
  1214. if (clk->source)
  1215. {
  1216. count = --clk->count;
  1217. if (count != 0)
  1218. {
  1219. if (count < 0)
  1220. {
  1221. clk->count = 0;
  1222. PRINT("%s isn't enabled!\n", clk->name);
  1223. return;
  1224. }
  1225. }
  1226. clk->flags &= ~CLK_FLG_ENABLE;
  1227. clk = clk->source;
  1228. }
  1229. count = --clk->count;
  1230. if (count < 0)
  1231. {
  1232. clk->count++;
  1233. return;
  1234. }
  1235. if(count == 0)
  1236. {
  1237. if(clk->ops && clk->ops->enable)
  1238. clk->ops->enable(clk,0);
  1239. clk->flags &= ~CLK_FLG_ENABLE;
  1240. if(clk->parent)
  1241. clk_disable(clk->parent);
  1242. }
  1243. }
  1244. uint32_t clk_get_rate(struct clk *clk)
  1245. {
  1246. if (!clk)
  1247. return 0;
  1248. if (clk->source)
  1249. clk = clk->source;
  1250. return clk ? clk->rate : 0;
  1251. }
  1252. void clk_put(struct clk *clk)
  1253. {
  1254. struct clk *parent_clk;
  1255. if (clk && !(clk->flags & CLK_FLG_NOALLOC))
  1256. {
  1257. if (clk->source && clk->count && clk->source->count > 0)
  1258. {
  1259. if (--(clk->source->count) == 0)
  1260. clk->source->init_state = 1;
  1261. }
  1262. if (CLK_FLG_RELATIVE & clk->source->flags)
  1263. {
  1264. parent_clk = get_clk_from_id(CLK_RELATIVE(clk->source->flags));
  1265. parent_clk->child = clk->source;
  1266. }
  1267. rt_free(clk);
  1268. }
  1269. }
  1270. int clk_set_rate(struct clk *clk, uint32_t rate)
  1271. {
  1272. int ret = 0;
  1273. if (!clk)
  1274. return -1;
  1275. if (clk->source)
  1276. clk = clk->source;
  1277. if (!clk->ops || !clk->ops->set_rate)
  1278. return -1;
  1279. if (clk->rate != rate)
  1280. ret = clk->ops->set_rate(clk, rate);
  1281. return ret;
  1282. }
  1283. int init_all_clk(void)
  1284. {
  1285. int i;
  1286. struct clk *clk_srcs = get_clk_from_id(0);
  1287. int clk_srcs_size = get_clk_sources_size();
  1288. PRINT("Init all clock ...\n");
  1289. for (i = 0; i < clk_srcs_size; i++)
  1290. {
  1291. clk_srcs[i].CLK_ID = i;
  1292. if (clk_srcs[i].flags & CLK_FLG_CPCCR)
  1293. {
  1294. init_cpccr_clk(&clk_srcs[i]);
  1295. }
  1296. if (clk_srcs[i].flags & CLK_FLG_CGU)
  1297. {
  1298. init_cgu_clk(&clk_srcs[i]);
  1299. }
  1300. if (clk_srcs[i].flags & CLK_FLG_CGU_AUDIO)
  1301. {
  1302. init_cgu_audio_clk(&clk_srcs[i]);
  1303. }
  1304. if (clk_srcs[i].flags & CLK_FLG_PLL)
  1305. {
  1306. init_ext_pll(&clk_srcs[i]);
  1307. }
  1308. if (clk_srcs[i].flags & CLK_FLG_NOALLOC)
  1309. {
  1310. init_ext_pll(&clk_srcs[i]);
  1311. }
  1312. if (clk_srcs[i].flags & CLK_FLG_GATE)
  1313. {
  1314. init_gate_clk(&clk_srcs[i]);
  1315. }
  1316. if (clk_srcs[i].flags & CLK_FLG_ENABLE)
  1317. clk_srcs[i].init_state = 1;
  1318. }
  1319. for (i = 0; i < clk_srcs_size; i++)
  1320. {
  1321. if (clk_srcs[i].parent && clk_srcs[i].init_state)
  1322. init_clk_parent(clk_srcs[i].parent);
  1323. }
  1324. PRINT("CCLK:%luMHz L2CLK:%luMhz H0CLK:%luMHz H2CLK:%luMhz PCLK:%luMhz\n",
  1325. clk_srcs[CLK_ID_CCLK].rate/1000/1000,
  1326. clk_srcs[CLK_ID_L2CLK].rate/1000/1000,
  1327. clk_srcs[CLK_ID_H0CLK].rate/1000/1000,
  1328. clk_srcs[CLK_ID_H2CLK].rate/1000/1000,
  1329. clk_srcs[CLK_ID_PCLK].rate/1000/1000);
  1330. return 0;
  1331. }
  1332. INIT_BOARD_EXPORT(init_all_clk);
  1333. #ifdef RT_USING_FINSH
  1334. #include <finsh.h>
  1335. #endif
  1336. int clk_dump(int argc, char** argv)
  1337. {
  1338. // dump = 1;
  1339. rt_kprintf("CCLK:%luMHz L2CLK:%luMhz H0CLK:%luMHz H2CLK:%luMhz PCLK:%luMhz\n",
  1340. clk_srcs[CLK_ID_CCLK].rate/1000/1000,
  1341. clk_srcs[CLK_ID_L2CLK].rate/1000/1000,
  1342. clk_srcs[CLK_ID_H0CLK].rate/1000/1000,
  1343. clk_srcs[CLK_ID_H2CLK].rate/1000/1000,
  1344. clk_srcs[CLK_ID_PCLK].rate/1000/1000);
  1345. return 0;
  1346. }
  1347. MSH_CMD_EXPORT(clk_dump, dump clock debug log);
  1348. int clk(int argc, char**argv)
  1349. {
  1350. uint32_t value;
  1351. value = cpm_inl(CPM_CLKGR);
  1352. rt_kprintf("CLKGR = 0x%08x\n", value);
  1353. value &= ~(1 << 14);
  1354. cpm_outl(value, CPM_CLKGR);
  1355. value = cpm_inl(CPM_CLKGR);
  1356. rt_kprintf("CLKGR = 0x%08x\n", value);
  1357. return 0;
  1358. }
  1359. MSH_CMD_EXPORT(clk, clock information dump);
  1360. int uart0_clk(void)
  1361. {
  1362. uint32_t value;
  1363. value = cpm_inl(CPM_CLKGR);
  1364. value &= ~(1 << 14);
  1365. cpm_outl(value, CPM_CLKGR);
  1366. return 0;
  1367. }
  1368. int uart1_clk(void)
  1369. {
  1370. uint32_t value;
  1371. value = cpm_inl(CPM_CLKGR);
  1372. value &= ~(1 << 15);
  1373. cpm_outl(value, CPM_CLKGR);
  1374. return 0;
  1375. }