davinci_emac.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-01-30 weety first version
  9. */
  10. #ifndef _DAVINCI_EMAC_H
  11. #define _DAVINCI_EMAC_H
  12. #include <mii.h>
  13. #ifndef NET_IP_ALIGN
  14. #define NET_IP_ALIGN 2
  15. #endif
  16. enum {
  17. EMAC_VERSION_1, /* DM644x */
  18. EMAC_VERSION_2, /* DM646x */
  19. };
  20. #define __iomem
  21. #define BIT(nr) (1UL << (nr))
  22. /* Configuration items */
  23. #define EMAC_DEF_PASS_CRC (0) /* Do not pass CRC upto frames */
  24. #define EMAC_DEF_QOS_EN (0) /* EMAC proprietary QoS disabled */
  25. #define EMAC_DEF_NO_BUFF_CHAIN (0) /* No buffer chain */
  26. #define EMAC_DEF_MACCTRL_FRAME_EN (0) /* Discard Maccontrol frames */
  27. #define EMAC_DEF_SHORT_FRAME_EN (0) /* Discard short frames */
  28. #define EMAC_DEF_ERROR_FRAME_EN (0) /* Discard error frames */
  29. #define EMAC_DEF_PROM_EN (0) /* Promiscous disabled */
  30. #define EMAC_DEF_PROM_CH (0) /* Promiscous channel is 0 */
  31. #define EMAC_DEF_BCAST_EN (1) /* Broadcast enabled */
  32. #define EMAC_DEF_BCAST_CH (0) /* Broadcast channel is 0 */
  33. #define EMAC_DEF_MCAST_EN (1) /* Multicast enabled */
  34. #define EMAC_DEF_MCAST_CH (0) /* Multicast channel is 0 */
  35. #define EMAC_DEF_TXPRIO_FIXED (1) /* TX Priority is fixed */
  36. #define EMAC_DEF_TXPACING_EN (0) /* TX pacing NOT supported*/
  37. #define EMAC_DEF_BUFFER_OFFSET (0) /* Buffer offset to DMA (future) */
  38. #define EMAC_DEF_MIN_ETHPKTSIZE (60) /* Minimum ethernet pkt size */
  39. #define EMAC_DEF_MAX_FRAME_SIZE (1500 + 14 + 4 + 4)
  40. #define EMAC_DEF_TX_CH (0) /* Default 0th channel */
  41. #define EMAC_DEF_RX_CH (0) /* Default 0th channel */
  42. #define EMAC_DEF_MDIO_TICK_MS (10) /* typically 1 tick=1 ms) */
  43. #define EMAC_DEF_MAX_TX_CH (1) /* Max TX channels configured */
  44. #define EMAC_DEF_MAX_RX_CH (1) /* Max RX channels configured */
  45. #define EMAC_POLL_WEIGHT (64) /* Default NAPI poll weight */
  46. /* Buffer descriptor parameters */
  47. #define EMAC_DEF_TX_MAX_SERVICE (32) /* TX max service BD's */
  48. #define EMAC_DEF_RX_MAX_SERVICE (64) /* should = netdev->weight */
  49. /* EMAC register related defines */
  50. #define EMAC_ALL_MULTI_REG_VALUE (0xFFFFFFFF)
  51. #define EMAC_NUM_MULTICAST_BITS (64)
  52. #define EMAC_TEARDOWN_VALUE (0xFFFFFFFC)
  53. #define EMAC_TX_CONTROL_TX_ENABLE_VAL (0x1)
  54. #define EMAC_RX_CONTROL_RX_ENABLE_VAL (0x1)
  55. #define EMAC_MAC_HOST_ERR_INTMASK_VAL (0x2)
  56. #define EMAC_RX_UNICAST_CLEAR_ALL (0xFF)
  57. #define EMAC_INT_MASK_CLEAR (0xFF)
  58. /* RX MBP register bit positions */
  59. #define EMAC_RXMBP_PASSCRC_MASK BIT(30)
  60. #define EMAC_RXMBP_QOSEN_MASK BIT(29)
  61. #define EMAC_RXMBP_NOCHAIN_MASK BIT(28)
  62. #define EMAC_RXMBP_CMFEN_MASK BIT(24)
  63. #define EMAC_RXMBP_CSFEN_MASK BIT(23)
  64. #define EMAC_RXMBP_CEFEN_MASK BIT(22)
  65. #define EMAC_RXMBP_CAFEN_MASK BIT(21)
  66. #define EMAC_RXMBP_PROMCH_SHIFT (16)
  67. #define EMAC_RXMBP_PROMCH_MASK (0x7 << 16)
  68. #define EMAC_RXMBP_BROADEN_MASK BIT(13)
  69. #define EMAC_RXMBP_BROADCH_SHIFT (8)
  70. #define EMAC_RXMBP_BROADCH_MASK (0x7 << 8)
  71. #define EMAC_RXMBP_MULTIEN_MASK BIT(5)
  72. #define EMAC_RXMBP_MULTICH_SHIFT (0)
  73. #define EMAC_RXMBP_MULTICH_MASK (0x7)
  74. #define EMAC_RXMBP_CHMASK (0x7)
  75. /* EMAC register definitions/bit maps used */
  76. # define EMAC_MBP_RXPROMISC (0x00200000)
  77. # define EMAC_MBP_PROMISCCH(ch) (((ch) & 0x7) << 16)
  78. # define EMAC_MBP_RXBCAST (0x00002000)
  79. # define EMAC_MBP_BCASTCHAN(ch) (((ch) & 0x7) << 8)
  80. # define EMAC_MBP_RXMCAST (0x00000020)
  81. # define EMAC_MBP_MCASTCHAN(ch) ((ch) & 0x7)
  82. /* EMAC mac_control register */
  83. #define EMAC_MACCONTROL_TXPTYPE BIT(9)
  84. #define EMAC_MACCONTROL_TXPACEEN BIT(6)
  85. #define EMAC_MACCONTROL_GMIIEN BIT(5)
  86. #define EMAC_MACCONTROL_GIGABITEN BIT(7)
  87. #define EMAC_MACCONTROL_FULLDUPLEXEN BIT(0)
  88. #define EMAC_MACCONTROL_RMIISPEED_MASK BIT(15)
  89. /* GIGABIT MODE related bits */
  90. #define EMAC_DM646X_MACCONTORL_GIG BIT(7)
  91. #define EMAC_DM646X_MACCONTORL_GIGFORCE BIT(17)
  92. /* EMAC mac_status register */
  93. #define EMAC_MACSTATUS_TXERRCODE_MASK (0xF00000)
  94. #define EMAC_MACSTATUS_TXERRCODE_SHIFT (20)
  95. #define EMAC_MACSTATUS_TXERRCH_MASK (0x7)
  96. #define EMAC_MACSTATUS_TXERRCH_SHIFT (16)
  97. #define EMAC_MACSTATUS_RXERRCODE_MASK (0xF000)
  98. #define EMAC_MACSTATUS_RXERRCODE_SHIFT (12)
  99. #define EMAC_MACSTATUS_RXERRCH_MASK (0x7)
  100. #define EMAC_MACSTATUS_RXERRCH_SHIFT (8)
  101. /* EMAC RX register masks */
  102. #define EMAC_RX_MAX_LEN_MASK (0xFFFF)
  103. #define EMAC_RX_BUFFER_OFFSET_MASK (0xFFFF)
  104. /* MAC_IN_VECTOR (0x180) register bit fields */
  105. #define EMAC_DM644X_MAC_IN_VECTOR_HOST_INT BIT(17)
  106. #define EMAC_DM644X_MAC_IN_VECTOR_STATPEND_INT BIT(16)
  107. #define EMAC_DM644X_MAC_IN_VECTOR_RX_INT_VEC BIT(8)
  108. #define EMAC_DM644X_MAC_IN_VECTOR_TX_INT_VEC BIT(0)
  109. /** NOTE:: For DM646x the IN_VECTOR has changed */
  110. #define EMAC_DM646X_MAC_IN_VECTOR_RX_INT_VEC BIT(EMAC_DEF_RX_CH)
  111. #define EMAC_DM646X_MAC_IN_VECTOR_TX_INT_VEC BIT(16 + EMAC_DEF_TX_CH)
  112. #define EMAC_DM646X_MAC_IN_VECTOR_HOST_INT BIT(26)
  113. #define EMAC_DM646X_MAC_IN_VECTOR_STATPEND_INT BIT(27)
  114. /* CPPI bit positions */
  115. #define EMAC_CPPI_SOP_BIT BIT(31)
  116. #define EMAC_CPPI_EOP_BIT BIT(30)
  117. #define EMAC_CPPI_OWNERSHIP_BIT BIT(29)
  118. #define EMAC_CPPI_EOQ_BIT BIT(28)
  119. #define EMAC_CPPI_TEARDOWN_COMPLETE_BIT BIT(27)
  120. #define EMAC_CPPI_PASS_CRC_BIT BIT(26)
  121. #define EMAC_RX_BD_BUF_SIZE (0xFFFF)
  122. #define EMAC_BD_LENGTH_FOR_CACHE (16) /* only CPPI bytes */
  123. #define EMAC_RX_BD_PKT_LENGTH_MASK (0xFFFF)
  124. /* Max hardware defines */
  125. #define EMAC_MAX_TXRX_CHANNELS (8) /* Max hardware channels */
  126. #define EMAC_DEF_MAX_MULTICAST_ADDRESSES (64) /* Max mcast addr's */
  127. /* EMAC Peripheral Device Register Memory Layout structure */
  128. #define EMAC_TXIDVER 0x0
  129. #define EMAC_TXCONTROL 0x4
  130. #define EMAC_TXTEARDOWN 0x8
  131. #define EMAC_RXIDVER 0x10
  132. #define EMAC_RXCONTROL 0x14
  133. #define EMAC_RXTEARDOWN 0x18
  134. #define EMAC_TXINTSTATRAW 0x80
  135. #define EMAC_TXINTSTATMASKED 0x84
  136. #define EMAC_TXINTMASKSET 0x88
  137. #define EMAC_TXINTMASKCLEAR 0x8C
  138. #define EMAC_MACINVECTOR 0x90
  139. #define EMAC_DM646X_MACEOIVECTOR 0x94
  140. #define EMAC_RXINTSTATRAW 0xA0
  141. #define EMAC_RXINTSTATMASKED 0xA4
  142. #define EMAC_RXINTMASKSET 0xA8
  143. #define EMAC_RXINTMASKCLEAR 0xAC
  144. #define EMAC_MACINTSTATRAW 0xB0
  145. #define EMAC_MACINTSTATMASKED 0xB4
  146. #define EMAC_MACINTMASKSET 0xB8
  147. #define EMAC_MACINTMASKCLEAR 0xBC
  148. #define EMAC_RXMBPENABLE 0x100
  149. #define EMAC_RXUNICASTSET 0x104
  150. #define EMAC_RXUNICASTCLEAR 0x108
  151. #define EMAC_RXMAXLEN 0x10C
  152. #define EMAC_RXBUFFEROFFSET 0x110
  153. #define EMAC_RXFILTERLOWTHRESH 0x114
  154. #define EMAC_MACCONTROL 0x160
  155. #define EMAC_MACSTATUS 0x164
  156. #define EMAC_EMCONTROL 0x168
  157. #define EMAC_FIFOCONTROL 0x16C
  158. #define EMAC_MACCONFIG 0x170
  159. #define EMAC_SOFTRESET 0x174
  160. #define EMAC_MACSRCADDRLO 0x1D0
  161. #define EMAC_MACSRCADDRHI 0x1D4
  162. #define EMAC_MACHASH1 0x1D8
  163. #define EMAC_MACHASH2 0x1DC
  164. #define EMAC_MACADDRLO 0x500
  165. #define EMAC_MACADDRHI 0x504
  166. #define EMAC_MACINDEX 0x508
  167. /* EMAC HDP and Completion registors */
  168. #define EMAC_TXHDP(ch) (0x600 + (ch * 4))
  169. #define EMAC_RXHDP(ch) (0x620 + (ch * 4))
  170. #define EMAC_TXCP(ch) (0x640 + (ch * 4))
  171. #define EMAC_RXCP(ch) (0x660 + (ch * 4))
  172. /* EMAC statistics registers */
  173. #define EMAC_RXGOODFRAMES 0x200
  174. #define EMAC_RXBCASTFRAMES 0x204
  175. #define EMAC_RXMCASTFRAMES 0x208
  176. #define EMAC_RXPAUSEFRAMES 0x20C
  177. #define EMAC_RXCRCERRORS 0x210
  178. #define EMAC_RXALIGNCODEERRORS 0x214
  179. #define EMAC_RXOVERSIZED 0x218
  180. #define EMAC_RXJABBER 0x21C
  181. #define EMAC_RXUNDERSIZED 0x220
  182. #define EMAC_RXFRAGMENTS 0x224
  183. #define EMAC_RXFILTERED 0x228
  184. #define EMAC_RXQOSFILTERED 0x22C
  185. #define EMAC_RXOCTETS 0x230
  186. #define EMAC_TXGOODFRAMES 0x234
  187. #define EMAC_TXBCASTFRAMES 0x238
  188. #define EMAC_TXMCASTFRAMES 0x23C
  189. #define EMAC_TXPAUSEFRAMES 0x240
  190. #define EMAC_TXDEFERRED 0x244
  191. #define EMAC_TXCOLLISION 0x248
  192. #define EMAC_TXSINGLECOLL 0x24C
  193. #define EMAC_TXMULTICOLL 0x250
  194. #define EMAC_TXEXCESSIVECOLL 0x254
  195. #define EMAC_TXLATECOLL 0x258
  196. #define EMAC_TXUNDERRUN 0x25C
  197. #define EMAC_TXCARRIERSENSE 0x260
  198. #define EMAC_TXOCTETS 0x264
  199. #define EMAC_NETOCTETS 0x280
  200. #define EMAC_RXSOFOVERRUNS 0x284
  201. #define EMAC_RXMOFOVERRUNS 0x288
  202. #define EMAC_RXDMAOVERRUNS 0x28C
  203. /* EMAC DM644x control registers */
  204. #define EMAC_CTRL_EWCTL (0x4)
  205. #define EMAC_CTRL_EWINTTCNT (0x8)
  206. /* EMAC MDIO related */
  207. /* Mask & Control defines */
  208. #define MDIO_CONTROL_CLKDIV (0xFF)
  209. #define MDIO_CONTROL_ENABLE BIT(30)
  210. #define MDIO_USERACCESS_GO BIT(31)
  211. #define MDIO_USERACCESS_WRITE BIT(30)
  212. #define MDIO_USERACCESS_READ (0)
  213. #define MDIO_USERACCESS_REGADR (0x1F << 21)
  214. #define MDIO_USERACCESS_PHYADR (0x1F << 16)
  215. #define MDIO_USERACCESS_DATA (0xFFFF)
  216. #define MDIO_USERPHYSEL_LINKSEL BIT(7)
  217. #define MDIO_VER_MODID (0xFFFF << 16)
  218. #define MDIO_VER_REVMAJ (0xFF << 8)
  219. #define MDIO_VER_REVMIN (0xFF)
  220. #define MDIO_USERACCESS(inst) (0x80 + (inst * 8))
  221. #define MDIO_USERPHYSEL(inst) (0x84 + (inst * 8))
  222. #define MDIO_CONTROL (0x04)
  223. /* EMAC DM646X control module registers */
  224. #define EMAC_DM646X_CMRXINTEN (0x14)
  225. #define EMAC_DM646X_CMTXINTEN (0x18)
  226. /* EMAC EOI codes for C0 */
  227. #define EMAC_DM646X_MAC_EOI_C0_RXEN (0x01)
  228. #define EMAC_DM646X_MAC_EOI_C0_TXEN (0x02)
  229. /* EMAC Stats Clear Mask */
  230. #define EMAC_STATS_CLR_MASK (0xFFFFFFFF)
  231. /** net_buf_obj: EMAC network bufferdata structure
  232. *
  233. * EMAC network buffer data structure
  234. */
  235. struct emac_netbufobj {
  236. void *buf_token;
  237. char *data_ptr;
  238. int length;
  239. };
  240. /** net_pkt_obj: EMAC network packet data structure
  241. *
  242. * EMAC network packet data structure - supports buffer list (for future)
  243. */
  244. struct emac_netpktobj {
  245. void *pkt_token; /* data token may hold tx/rx chan id */
  246. struct emac_netbufobj *buf_list; /* array of network buffer objects */
  247. int num_bufs;
  248. int pkt_length;
  249. };
  250. /** emac_tx_bd: EMAC TX Buffer descriptor data structure
  251. *
  252. * EMAC TX Buffer descriptor data structure
  253. */
  254. struct emac_tx_bd {
  255. int h_next;
  256. int buff_ptr;
  257. int off_b_len;
  258. int mode; /* SOP, EOP, ownership, EOQ, teardown,Qstarv, length */
  259. struct emac_tx_bd __iomem *next;
  260. void *buf_token;
  261. };
  262. /** emac_txch: EMAC TX Channel data structure
  263. *
  264. * EMAC TX Channel data structure
  265. */
  266. struct emac_txch {
  267. /* Config related */
  268. rt_uint32_t num_bd;
  269. rt_uint32_t service_max;
  270. /* CPPI specific */
  271. rt_uint32_t alloc_size;
  272. void __iomem *bd_mem;
  273. struct emac_tx_bd __iomem *bd_pool_head;
  274. struct emac_tx_bd __iomem *active_queue_head;
  275. struct emac_tx_bd __iomem *active_queue_tail;
  276. struct emac_tx_bd __iomem *last_hw_bdprocessed;
  277. rt_uint32_t queue_active;
  278. rt_uint32_t teardown_pending;
  279. rt_uint32_t *tx_complete;
  280. /** statistics */
  281. rt_uint32_t proc_count; /* TX: # of times emac_tx_bdproc is called */
  282. rt_uint32_t mis_queued_packets;
  283. rt_uint32_t queue_reinit;
  284. rt_uint32_t end_of_queue_add;
  285. rt_uint32_t out_of_tx_bd;
  286. rt_uint32_t no_active_pkts; /* IRQ when there were no packets to process */
  287. rt_uint32_t active_queue_count;
  288. };
  289. /** emac_rx_bd: EMAC RX Buffer descriptor data structure
  290. *
  291. * EMAC RX Buffer descriptor data structure
  292. */
  293. struct emac_rx_bd {
  294. int h_next;
  295. int buff_ptr;
  296. int off_b_len;
  297. int mode;
  298. struct emac_rx_bd __iomem *next;
  299. void *data_ptr;
  300. void *buf_token;
  301. };
  302. /** emac_rxch: EMAC RX Channel data structure
  303. *
  304. * EMAC RX Channel data structure
  305. */
  306. struct emac_rxch {
  307. /* configuration info */
  308. rt_uint32_t num_bd;
  309. rt_uint32_t service_max;
  310. rt_uint32_t buf_size;
  311. char mac_addr[6];
  312. /** CPPI specific */
  313. rt_uint32_t alloc_size;
  314. void __iomem *bd_mem;
  315. struct emac_rx_bd __iomem *bd_pool_head;
  316. struct emac_rx_bd __iomem *active_queue_head;
  317. struct emac_rx_bd __iomem *active_queue_tail;
  318. rt_uint32_t queue_active;
  319. rt_uint32_t teardown_pending;
  320. /* packet and buffer objects */
  321. struct emac_netpktobj pkt_queue;
  322. struct emac_netbufobj buf_queue;
  323. /** statistics */
  324. rt_uint32_t proc_count; /* number of times emac_rx_bdproc is called */
  325. rt_uint32_t processed_bd;
  326. rt_uint32_t recycled_bd;
  327. rt_uint32_t out_of_rx_bd;
  328. rt_uint32_t out_of_rx_buffers;
  329. rt_uint32_t queue_reinit;
  330. rt_uint32_t end_of_queue_add;
  331. rt_uint32_t end_of_queue;
  332. rt_uint32_t mis_queued_packets;
  333. };
  334. struct net_device_stats
  335. {
  336. unsigned long rx_packets; /* total packets received */
  337. unsigned long tx_packets; /* total packets transmitted */
  338. unsigned long rx_bytes; /* total bytes received */
  339. unsigned long tx_bytes; /* total bytes transmitted */
  340. unsigned long rx_errors; /* bad packets received */
  341. unsigned long tx_errors; /* packet transmit problems */
  342. unsigned long rx_dropped; /* no space in linux buffers */
  343. unsigned long tx_dropped; /* no space available in linux */
  344. unsigned long multicast; /* multicast packets received */
  345. unsigned long collisions;
  346. /* detailed rx_errors: */
  347. unsigned long rx_length_errors;
  348. unsigned long rx_over_errors; /* receiver ring buff overflow */
  349. unsigned long rx_crc_errors; /* recved pkt with crc error */
  350. unsigned long rx_frame_errors; /* recv'd frame alignment error */
  351. unsigned long rx_fifo_errors; /* recv'r fifo overrun */
  352. unsigned long rx_missed_errors; /* receiver missed packet */
  353. /* detailed tx_errors */
  354. unsigned long tx_aborted_errors;
  355. unsigned long tx_carrier_errors;
  356. unsigned long tx_fifo_errors;
  357. unsigned long tx_heartbeat_errors;
  358. unsigned long tx_window_errors;
  359. /* for cslip etc */
  360. unsigned long rx_compressed;
  361. unsigned long tx_compressed;
  362. };
  363. /* emac_priv: EMAC private data structure
  364. *
  365. * EMAC adapter private data structure
  366. */
  367. #define MAX_ADDR_LEN 6
  368. struct emac_priv {
  369. /* inherit from ethernet device */
  370. struct eth_device parent;
  371. /* interface address info. */
  372. rt_uint8_t mac_addr[MAX_ADDR_LEN]; /* hw address */
  373. unsigned short phy_addr;
  374. struct rt_semaphore tx_lock;
  375. struct rt_semaphore rx_lock;
  376. void __iomem *remap_addr;
  377. rt_uint32_t emac_base_phys;
  378. void __iomem *emac_base;
  379. void __iomem *ctrl_base;
  380. void __iomem *emac_ctrl_ram;
  381. void __iomem *mdio_base;
  382. rt_uint32_t ctrl_ram_size;
  383. rt_uint32_t hw_ram_addr;
  384. struct emac_txch *txch[EMAC_DEF_MAX_TX_CH];
  385. struct emac_rxch *rxch[EMAC_DEF_MAX_RX_CH];
  386. rt_uint32_t link; /* 1=link on, 0=link off */
  387. rt_uint32_t speed; /* 0=Auto Neg, 1=No PHY, 10,100, 1000 - mbps */
  388. rt_uint32_t duplex; /* Link duplex: 0=Half, 1=Full */
  389. rt_uint32_t rx_buf_size;
  390. rt_uint32_t isr_count;
  391. rt_uint8_t rmii_en;
  392. rt_uint8_t version;
  393. struct net_device_stats net_dev_stats;
  394. rt_uint32_t mac_hash1;
  395. rt_uint32_t mac_hash2;
  396. rt_uint32_t multicast_hash_cnt[EMAC_NUM_MULTICAST_BITS];
  397. rt_uint32_t rx_addr_type;
  398. /* periodic timer required for MDIO polling */
  399. struct rt_timer timer;
  400. rt_uint32_t periodic_ticks;
  401. rt_uint32_t timer_active;
  402. rt_uint32_t phy_mask;
  403. /* mii_bus,phy members */
  404. struct rt_semaphore lock;
  405. };
  406. #endif /* _DAVINCI_EMAC_H */