start_gcc.S 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. * 2018-11-22 Jesven in the interrupt context, use rt_scheduler_do_irq_switch checks
  10. * and switches to a new thread
  11. */
  12. #include "rtconfig.h"
  13. .equ Mode_USR, 0x10
  14. .equ Mode_FIQ, 0x11
  15. .equ Mode_IRQ, 0x12
  16. .equ Mode_SVC, 0x13
  17. .equ Mode_ABT, 0x17
  18. .equ Mode_UND, 0x1B
  19. .equ Mode_SYS, 0x1F
  20. .equ I_Bit, 0x80 @ when I bit is set, IRQ is disabled
  21. .equ F_Bit, 0x40 @ when F bit is set, FIQ is disabled
  22. #ifdef RT_USING_FPU
  23. .equ UND_Stack_Size, 0x00000400
  24. #else
  25. .equ UND_Stack_Size, 0x00000000
  26. #endif
  27. .equ SVC_Stack_Size, 0x00000400
  28. .equ ABT_Stack_Size, 0x00000000
  29. .equ RT_FIQ_STACK_PGSZ, 0x00000000
  30. .equ RT_IRQ_STACK_PGSZ, 0x00000800
  31. .equ USR_Stack_Size, 0x00000400
  32. #define ISR_Stack_Size (UND_Stack_Size + SVC_Stack_Size + ABT_Stack_Size + \
  33. RT_FIQ_STACK_PGSZ + RT_IRQ_STACK_PGSZ)
  34. .section .data.share.isr
  35. /* stack */
  36. .globl stack_start
  37. .globl stack_top
  38. stack_start:
  39. .rept ISR_Stack_Size
  40. .byte 0
  41. .endr
  42. stack_top:
  43. .text
  44. /* reset entry */
  45. .globl _reset
  46. _reset:
  47. /* set the cpu to SVC32 mode and disable interrupt */
  48. cps #Mode_SVC
  49. #ifdef RT_USING_FPU
  50. mov r4, #0xfffffff
  51. mcr p15, 0, r4, c1, c0, 2
  52. #endif
  53. /* disable the data alignment check */
  54. mrc p15, 0, r1, c1, c0, 0
  55. bic r1, #(1<<1)
  56. mcr p15, 0, r1, c1, c0, 0
  57. /* setup stack */
  58. bl stack_setup
  59. /* clear .bss */
  60. mov r0,#0 /* get a zero */
  61. ldr r1,=__bss_start /* bss start */
  62. ldr r2,=__bss_end /* bss end */
  63. bss_loop:
  64. cmp r1,r2 /* check if data to clear */
  65. strlo r0,[r1],#4 /* clear 4 bytes */
  66. blo bss_loop /* loop until done */
  67. #ifdef RT_USING_SMP
  68. mrc p15, 0, r1, c1, c0, 1
  69. mov r0, #(1<<6)
  70. orr r1, r0
  71. mcr p15, 0, r1, c1, c0, 1 //enable smp
  72. #endif
  73. /* initialize the mmu table and enable mmu */
  74. ldr r0, =platform_mem_desc
  75. ldr r1, =platform_mem_desc_size
  76. ldr r1, [r1]
  77. bl rt_hw_init_mmu_table
  78. bl rt_hw_mmu_init
  79. /* call C++ constructors of global objects */
  80. ldr r0, =__ctors_start__
  81. ldr r1, =__ctors_end__
  82. ctor_loop:
  83. cmp r0, r1
  84. beq ctor_end
  85. ldr r2, [r0], #4
  86. stmfd sp!, {r0-r1}
  87. mov lr, pc
  88. bx r2
  89. ldmfd sp!, {r0-r1}
  90. b ctor_loop
  91. ctor_end:
  92. /* start RT-Thread Kernel */
  93. ldr pc, _rtthread_startup
  94. _rtthread_startup:
  95. .word rtthread_startup
  96. stack_setup:
  97. ldr r0, =stack_top
  98. @ Set the startup stack for svc
  99. mov sp, r0
  100. @ Enter Undefined Instruction Mode and set its Stack Pointer
  101. msr cpsr_c, #Mode_UND|I_Bit|F_Bit
  102. mov sp, r0
  103. sub r0, r0, #UND_Stack_Size
  104. @ Enter Abort Mode and set its Stack Pointer
  105. msr cpsr_c, #Mode_ABT|I_Bit|F_Bit
  106. mov sp, r0
  107. sub r0, r0, #ABT_Stack_Size
  108. @ Enter FIQ Mode and set its Stack Pointer
  109. msr cpsr_c, #Mode_FIQ|I_Bit|F_Bit
  110. mov sp, r0
  111. sub r0, r0, #RT_FIQ_STACK_PGSZ
  112. @ Enter IRQ Mode and set its Stack Pointer
  113. msr cpsr_c, #Mode_IRQ|I_Bit|F_Bit
  114. mov sp, r0
  115. sub r0, r0, #RT_IRQ_STACK_PGSZ
  116. /* come back to SVC mode */
  117. msr cpsr_c, #Mode_SVC|I_Bit|F_Bit
  118. bx lr
  119. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  120. .section .text.isr, "ax"
  121. .align 5
  122. .globl vector_fiq
  123. vector_fiq:
  124. stmfd sp!,{r0-r7,lr}
  125. bl rt_hw_trap_fiq
  126. ldmfd sp!,{r0-r7,lr}
  127. subs pc, lr, #4
  128. .globl rt_interrupt_enter
  129. .globl rt_interrupt_leave
  130. .globl rt_thread_switch_interrupt_flag
  131. .globl rt_interrupt_from_thread
  132. .globl rt_interrupt_to_thread
  133. .globl rt_current_thread
  134. .globl vmm_thread
  135. .globl vmm_virq_check
  136. .align 5
  137. .globl vector_irq
  138. vector_irq:
  139. #ifdef RT_USING_SMP
  140. clrex
  141. stmfd sp!, {r0, r1}
  142. cps #Mode_SVC
  143. mov r0, sp /* svc_sp */
  144. mov r1, lr /* svc_lr */
  145. cps #Mode_IRQ
  146. sub lr, #4
  147. stmfd r0!, {r1, lr} /* svc_lr, svc_pc */
  148. stmfd r0!, {r2 - r12}
  149. ldmfd sp!, {r1, r2} /* original r0, r1 */
  150. stmfd r0!, {r1 - r2}
  151. mrs r1, spsr /* original mode */
  152. stmfd r0!, {r1}
  153. #ifdef RT_USING_LWP
  154. stmfd r0, {r13, r14}^ /* usr_sp, usr_lr */
  155. sub r0, #8
  156. #endif
  157. #ifdef RT_USING_FPU
  158. /* fpu context */
  159. vmrs r6, fpexc
  160. tst r6, #(1<<30)
  161. beq 1f
  162. vstmdb r0!, {d0-d15}
  163. vstmdb r0!, {d16-d31}
  164. vmrs r5, fpscr
  165. stmfd r0!, {r5}
  166. 1:
  167. stmfd r0!, {r6}
  168. #endif
  169. /* now irq stack is clean */
  170. /* r0 is task svc_sp */
  171. /* backup r0 -> r8 */
  172. mov r8, r0
  173. bl rt_interrupt_enter
  174. bl rt_hw_trap_irq
  175. bl rt_interrupt_leave
  176. cps #Mode_SVC
  177. mov sp, r8
  178. mov r0, r8
  179. bl rt_scheduler_do_irq_switch
  180. b rt_hw_context_switch_exit
  181. #else
  182. stmfd sp!, {r0-r12,lr}
  183. bl rt_interrupt_enter
  184. bl rt_hw_trap_irq
  185. bl rt_interrupt_leave
  186. @ if rt_thread_switch_interrupt_flag set, jump to
  187. @ rt_hw_context_switch_interrupt_do and don't return
  188. ldr r0, =rt_thread_switch_interrupt_flag
  189. ldr r1, [r0]
  190. cmp r1, #1
  191. beq rt_hw_context_switch_interrupt_do
  192. ldmfd sp!, {r0-r12,lr}
  193. subs pc, lr, #4
  194. rt_hw_context_switch_interrupt_do:
  195. mov r1, #0 @ clear flag
  196. str r1, [r0]
  197. mov r1, sp @ r1 point to {r0-r3} in stack
  198. add sp, sp, #4*4
  199. ldmfd sp!, {r4-r12,lr}@ reload saved registers
  200. mrs r0, spsr @ get cpsr of interrupt thread
  201. sub r2, lr, #4 @ save old task's pc to r2
  202. @ Switch to SVC mode with no interrupt. If the usr mode guest is
  203. @ interrupted, this will just switch to the stack of kernel space.
  204. @ save the registers in kernel space won't trigger data abort.
  205. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  206. stmfd sp!, {r2} @ push old task's pc
  207. stmfd sp!, {r4-r12,lr}@ push old task's lr,r12-r4
  208. ldmfd r1, {r1-r4} @ restore r0-r3 of the interrupt thread
  209. stmfd sp!, {r1-r4} @ push old task's r0-r3
  210. stmfd sp!, {r0} @ push old task's cpsr
  211. #ifdef RT_USING_LWP
  212. stmfd sp, {r13, r14}^ @push usr_sp, usr_lr
  213. sub sp, #8
  214. #endif
  215. #ifdef RT_USING_FPU
  216. /* fpu context */
  217. vmrs r6, fpexc
  218. tst r6, #(1<<30)
  219. beq 1f
  220. vstmdb sp!, {d0-d15}
  221. vstmdb sp!, {d16-d31}
  222. vmrs r5, fpscr
  223. stmfd sp!, {r5}
  224. 1:
  225. stmfd sp!, {r6}
  226. #endif
  227. ldr r4, =rt_interrupt_from_thread
  228. ldr r5, [r4]
  229. str sp, [r5] @ store sp in preempted tasks's TCB
  230. ldr r6, =rt_interrupt_to_thread
  231. ldr r6, [r6]
  232. ldr sp, [r6] @ get new task's stack pointer
  233. #ifdef RT_USING_FPU
  234. /* fpu context */
  235. ldmfd sp!, {r6}
  236. vmsr fpexc, r6
  237. tst r6, #(1<<30)
  238. beq 1f
  239. ldmfd sp!, {r5}
  240. vmsr fpscr, r5
  241. vldmia sp!, {d16-d31}
  242. vldmia sp!, {d0-d15}
  243. 1:
  244. #endif
  245. #ifdef RT_USING_LWP
  246. ldmfd sp, {r13, r14}^ @pop usr_sp, usr_lr
  247. add sp, #8
  248. #endif
  249. ldmfd sp!, {r4} @ pop new task's cpsr to spsr
  250. msr spsr_cxsf, r4
  251. ldmfd sp!, {r0-r12,lr,pc}^ @ pop new task's r0-r12,lr & pc, copy spsr to cpsr
  252. #endif
  253. .macro push_svc_reg
  254. sub sp, sp, #17 * 4 @/* Sizeof(struct rt_hw_exp_stack) */
  255. stmia sp, {r0 - r12} @/* Calling r0-r12 */
  256. mov r0, sp
  257. mrs r6, spsr @/* Save CPSR */
  258. str lr, [r0, #15*4] @/* Push PC */
  259. str r6, [r0, #16*4] @/* Push CPSR */
  260. cps #Mode_SVC
  261. str sp, [r0, #13*4] @/* Save calling SP */
  262. str lr, [r0, #14*4] @/* Save calling PC */
  263. .endm
  264. .align 5
  265. .weak vector_swi
  266. vector_swi:
  267. push_svc_reg
  268. bl rt_hw_trap_swi
  269. b .
  270. .align 5
  271. .globl vector_undef
  272. vector_undef:
  273. push_svc_reg
  274. cps #Mode_UND
  275. bl rt_hw_trap_undef
  276. #ifdef RT_USING_FPU
  277. ldr lr, [sp, #15*4]
  278. ldmia sp, {r0 - r12}
  279. add sp, sp, #17 * 4
  280. movs pc, lr
  281. #endif
  282. b .
  283. .align 5
  284. .globl vector_pabt
  285. vector_pabt:
  286. push_svc_reg
  287. bl rt_hw_trap_pabt
  288. b .
  289. .align 5
  290. .globl vector_dabt
  291. vector_dabt:
  292. push_svc_reg
  293. bl rt_hw_trap_dabt
  294. b .
  295. .align 5
  296. .globl vector_resv
  297. vector_resv:
  298. push_svc_reg
  299. bl rt_hw_trap_resv
  300. b .
  301. #ifdef RT_USING_SMP
  302. .global set_secondary_cpu_boot_address
  303. set_secondary_cpu_boot_address:
  304. ldr r0, =secondary_cpu_start
  305. mvn r1, #0 //0xffffffff
  306. ldr r2, =0x10000034
  307. str r1, [r2]
  308. str r0, [r2, #-4]
  309. mov pc, lr
  310. .global secondary_cpu_start
  311. secondary_cpu_start:
  312. #ifdef RT_USING_FPU
  313. mov r4, #0xfffffff
  314. mcr p15, 0, r4, c1, c0, 2
  315. #endif
  316. mrc p15, 0, r1, c1, c0, 1
  317. mov r0, #(1<<6)
  318. orr r1, r0
  319. mcr p15, 0, r1, c1, c0, 1 //enable smp
  320. mrc p15, 0, r0, c1, c0, 0
  321. bic r0, #(1<<13)
  322. mcr p15, 0, r0, c1, c0, 0
  323. #ifdef RT_USING_FPU
  324. cps #Mode_UND
  325. ldr sp, =und_stack_2_limit
  326. #endif
  327. cps #Mode_IRQ
  328. ldr sp, =irq_stack_2_limit
  329. cps #Mode_FIQ
  330. ldr sp, =irq_stack_2_limit
  331. cps #Mode_SVC
  332. ldr sp, =svc_stack_2_limit
  333. /* initialize the mmu table and enable mmu */
  334. bl rt_hw_mmu_init
  335. b secondary_cpu_c_start
  336. #endif
  337. .bss
  338. .align 2 //align to 2~2=4
  339. svc_stack_2:
  340. .space (1 << 10)
  341. svc_stack_2_limit:
  342. irq_stack_2:
  343. .space (1 << 10)
  344. irq_stack_2_limit:
  345. #ifdef RT_USING_FPU
  346. und_stack_2:
  347. .space (1 << 10)
  348. und_stack_2_limit:
  349. #endif