drv_gpio.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850
  1. /*
  2. * File : drv_gpio.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2015, RT-Thread Development Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2017-10-20 ZYH the first version
  13. * 2017-11-15 ZYH update to 3.0.0
  14. */
  15. #include <rthw.h>
  16. #include <rtdevice.h>
  17. #include <board.h>
  18. #include <rtthread.h>
  19. #ifdef RT_USING_PIN
  20. #define __STM32_PIN(index, gpio, gpio_index) {index, GPIO##gpio##_CLK_ENABLE, GPIO##gpio, GPIO_PIN_##gpio_index}
  21. #define __STM32_PIN_DEFAULT {-1, 0, 0, 0}
  22. static void GPIOA_CLK_ENABLE(void)
  23. {
  24. #ifdef __HAL_RCC_GPIOA_CLK_ENABLE
  25. __HAL_RCC_GPIOA_CLK_ENABLE();
  26. #endif
  27. }
  28. static void GPIOB_CLK_ENABLE(void)
  29. {
  30. #ifdef __HAL_RCC_GPIOB_CLK_ENABLE
  31. __HAL_RCC_GPIOB_CLK_ENABLE();
  32. #endif
  33. }
  34. static void GPIOC_CLK_ENABLE(void)
  35. {
  36. #ifdef __HAL_RCC_GPIOC_CLK_ENABLE
  37. __HAL_RCC_GPIOC_CLK_ENABLE();
  38. #endif
  39. }
  40. #if (STM32F10X_PIN_NUMBERS >48)
  41. static void GPIOD_CLK_ENABLE(void)
  42. {
  43. #ifdef __HAL_RCC_GPIOD_CLK_ENABLE
  44. __HAL_RCC_GPIOD_CLK_ENABLE();
  45. #endif
  46. }
  47. #if (STM32F10X_PIN_NUMBERS >64)
  48. static void GPIOE_CLK_ENABLE(void)
  49. {
  50. #ifdef __HAL_RCC_GPIOE_CLK_ENABLE
  51. __HAL_RCC_GPIOE_CLK_ENABLE();
  52. #endif
  53. }
  54. static void GPIOF_CLK_ENABLE(void)
  55. {
  56. #ifdef __HAL_RCC_GPIOF_CLK_ENABLE
  57. __HAL_RCC_GPIOF_CLK_ENABLE();
  58. #endif
  59. }
  60. static void GPIOG_CLK_ENABLE(void)
  61. {
  62. #ifdef __HAL_RCC_GPIOG_CLK_ENABLE
  63. __HAL_RCC_GPIOG_CLK_ENABLE();
  64. #endif
  65. }
  66. static void GPIOH_CLK_ENABLE(void)
  67. {
  68. #ifdef __HAL_RCC_GPIOH_CLK_ENABLE
  69. __HAL_RCC_GPIOH_CLK_ENABLE();
  70. #endif
  71. }
  72. #endif
  73. #endif
  74. /* STM32 GPIO driver */
  75. struct pin_index
  76. {
  77. int index;
  78. void (*rcc)(void);
  79. GPIO_TypeDef *gpio;
  80. uint32_t pin;
  81. };
  82. static const struct pin_index pins[] =
  83. {
  84. #if (STM32F10X_PIN_NUMBERS == 48)
  85. __STM32_PIN_DEFAULT,
  86. __STM32_PIN_DEFAULT,
  87. __STM32_PIN(2, C, 13),
  88. __STM32_PIN(3, C, 14),
  89. __STM32_PIN(4, C, 15),
  90. __STM32_PIN_DEFAULT,
  91. __STM32_PIN_DEFAULT,
  92. __STM32_PIN_DEFAULT,
  93. __STM32_PIN_DEFAULT,
  94. __STM32_PIN_DEFAULT,
  95. __STM32_PIN(10, A, 0),
  96. __STM32_PIN(11, A, 1),
  97. __STM32_PIN(12, A, 2),
  98. __STM32_PIN(13, A, 3),
  99. __STM32_PIN(14, A, 4),
  100. __STM32_PIN(15, A, 5),
  101. __STM32_PIN(16, A, 6),
  102. __STM32_PIN(17, A, 7),
  103. __STM32_PIN(18, B, 0),
  104. __STM32_PIN(19, B, 1),
  105. __STM32_PIN(20, B, 2),
  106. __STM32_PIN(21, B, 10),
  107. __STM32_PIN(22, B, 11),
  108. __STM32_PIN_DEFAULT,
  109. __STM32_PIN_DEFAULT,
  110. __STM32_PIN(25, B, 12),
  111. __STM32_PIN(26, B, 13),
  112. __STM32_PIN(27, B, 14),
  113. __STM32_PIN(28, B, 15),
  114. __STM32_PIN(29, A, 8),
  115. __STM32_PIN(30, A, 9),
  116. __STM32_PIN(31, A, 10),
  117. __STM32_PIN(32, A, 11),
  118. __STM32_PIN(33, A, 12),
  119. __STM32_PIN(34, A, 13),
  120. __STM32_PIN_DEFAULT,
  121. __STM32_PIN_DEFAULT,
  122. __STM32_PIN(37, A, 14),
  123. __STM32_PIN(38, A, 15),
  124. __STM32_PIN(39, B, 3),
  125. __STM32_PIN(40, B, 4),
  126. __STM32_PIN(41, B, 5),
  127. __STM32_PIN(42, B, 6),
  128. __STM32_PIN(43, B, 7),
  129. __STM32_PIN_DEFAULT,
  130. __STM32_PIN(45, B, 8),
  131. __STM32_PIN(46, B, 9),
  132. __STM32_PIN_DEFAULT,
  133. __STM32_PIN_DEFAULT,
  134. #endif
  135. #if (STM32F10X_PIN_NUMBERS == 64)
  136. __STM32_PIN_DEFAULT,
  137. __STM32_PIN_DEFAULT,
  138. __STM32_PIN(2, C, 13),
  139. __STM32_PIN(3, C, 14),
  140. __STM32_PIN(4, C, 15),
  141. __STM32_PIN(5, D, 0),
  142. __STM32_PIN(6, D, 1),
  143. __STM32_PIN_DEFAULT,
  144. __STM32_PIN(8, C, 0),
  145. __STM32_PIN(9, C, 1),
  146. __STM32_PIN(10, C, 2),
  147. __STM32_PIN(11, C, 3),
  148. __STM32_PIN_DEFAULT,
  149. __STM32_PIN_DEFAULT,
  150. __STM32_PIN(14, A, 0),
  151. __STM32_PIN(15, A, 1),
  152. __STM32_PIN(16, A, 2),
  153. __STM32_PIN(17, A, 3),
  154. __STM32_PIN_DEFAULT,
  155. __STM32_PIN_DEFAULT,
  156. __STM32_PIN(20, A, 4),
  157. __STM32_PIN(21, A, 5),
  158. __STM32_PIN(22, A, 6),
  159. __STM32_PIN(23, A, 7),
  160. __STM32_PIN(24, C, 4),
  161. __STM32_PIN(25, C, 5),
  162. __STM32_PIN(26, B, 0),
  163. __STM32_PIN(27, B, 1),
  164. __STM32_PIN(28, B, 2),
  165. __STM32_PIN(29, B, 10),
  166. __STM32_PIN(30, B, 11),
  167. __STM32_PIN_DEFAULT,
  168. __STM32_PIN_DEFAULT,
  169. __STM32_PIN(33, B, 12),
  170. __STM32_PIN(34, B, 13),
  171. __STM32_PIN(35, B, 14),
  172. __STM32_PIN(36, B, 15),
  173. __STM32_PIN(37, C, 6),
  174. __STM32_PIN(38, C, 7),
  175. __STM32_PIN(39, C, 8),
  176. __STM32_PIN(40, C, 9),
  177. __STM32_PIN(41, A, 8),
  178. __STM32_PIN(42, A, 9),
  179. __STM32_PIN(43, A, 10),
  180. __STM32_PIN(44, A, 11),
  181. __STM32_PIN(45, A, 12),
  182. __STM32_PIN(46, A, 13),
  183. __STM32_PIN_DEFAULT,
  184. __STM32_PIN_DEFAULT,
  185. __STM32_PIN(49, A, 14),
  186. __STM32_PIN(50, A, 15),
  187. __STM32_PIN(51, C, 10),
  188. __STM32_PIN(52, C, 11),
  189. __STM32_PIN(53, C, 12),
  190. __STM32_PIN(54, D, 2),
  191. __STM32_PIN(55, B, 3),
  192. __STM32_PIN(56, B, 4),
  193. __STM32_PIN(57, B, 5),
  194. __STM32_PIN(58, B, 6),
  195. __STM32_PIN(59, B, 7),
  196. __STM32_PIN_DEFAULT,
  197. __STM32_PIN(61, B, 8),
  198. __STM32_PIN(62, B, 9),
  199. __STM32_PIN_DEFAULT,
  200. __STM32_PIN_DEFAULT,
  201. #endif
  202. #if (STM32F10X_PIN_NUMBERS == 100)
  203. __STM32_PIN_DEFAULT,
  204. __STM32_PIN(1, E, 2),
  205. __STM32_PIN(2, E, 3),
  206. __STM32_PIN(3, E, 4),
  207. __STM32_PIN(4, E, 5),
  208. __STM32_PIN(5, E, 6),
  209. __STM32_PIN_DEFAULT,
  210. __STM32_PIN(7, C, 13),
  211. __STM32_PIN(8, C, 14),
  212. __STM32_PIN(9, C, 15),
  213. __STM32_PIN_DEFAULT,
  214. __STM32_PIN_DEFAULT,
  215. __STM32_PIN_DEFAULT,
  216. __STM32_PIN_DEFAULT,
  217. __STM32_PIN_DEFAULT,
  218. __STM32_PIN(15, C, 0),
  219. __STM32_PIN(16, C, 1),
  220. __STM32_PIN(17, C, 2),
  221. __STM32_PIN(18, C, 3),
  222. __STM32_PIN_DEFAULT,
  223. __STM32_PIN_DEFAULT,
  224. __STM32_PIN_DEFAULT,
  225. __STM32_PIN_DEFAULT,
  226. __STM32_PIN(23, A, 0),
  227. __STM32_PIN(24, A, 1),
  228. __STM32_PIN(25, A, 2),
  229. __STM32_PIN(26, A, 3),
  230. __STM32_PIN_DEFAULT,
  231. __STM32_PIN_DEFAULT,
  232. __STM32_PIN(29, A, 4),
  233. __STM32_PIN(30, A, 5),
  234. __STM32_PIN(31, A, 6),
  235. __STM32_PIN(32, A, 7),
  236. __STM32_PIN(33, C, 4),
  237. __STM32_PIN(34, C, 5),
  238. __STM32_PIN(35, B, 0),
  239. __STM32_PIN(36, B, 1),
  240. __STM32_PIN(37, B, 2),
  241. __STM32_PIN(38, E, 7),
  242. __STM32_PIN(39, E, 8),
  243. __STM32_PIN(40, E, 9),
  244. __STM32_PIN(41, E, 10),
  245. __STM32_PIN(42, E, 11),
  246. __STM32_PIN(43, E, 12),
  247. __STM32_PIN(44, E, 13),
  248. __STM32_PIN(45, E, 14),
  249. __STM32_PIN(46, E, 15),
  250. __STM32_PIN(47, B, 10),
  251. __STM32_PIN(48, B, 11),
  252. __STM32_PIN_DEFAULT,
  253. __STM32_PIN_DEFAULT,
  254. __STM32_PIN(51, B, 12),
  255. __STM32_PIN(52, B, 13),
  256. __STM32_PIN(53, B, 14),
  257. __STM32_PIN(54, B, 15),
  258. __STM32_PIN(55, D, 8),
  259. __STM32_PIN(56, D, 9),
  260. __STM32_PIN(57, D, 10),
  261. __STM32_PIN(58, D, 11),
  262. __STM32_PIN(59, D, 12),
  263. __STM32_PIN(60, D, 13),
  264. __STM32_PIN(61, D, 14),
  265. __STM32_PIN(62, D, 15),
  266. __STM32_PIN(63, C, 6),
  267. __STM32_PIN(64, C, 7),
  268. __STM32_PIN(65, C, 8),
  269. __STM32_PIN(66, C, 9),
  270. __STM32_PIN(67, A, 8),
  271. __STM32_PIN(68, A, 9),
  272. __STM32_PIN(69, A, 10),
  273. __STM32_PIN(70, A, 11),
  274. __STM32_PIN(71, A, 12),
  275. __STM32_PIN(72, A, 13),
  276. __STM32_PIN_DEFAULT,
  277. __STM32_PIN_DEFAULT,
  278. __STM32_PIN_DEFAULT,
  279. __STM32_PIN(76, A, 14),
  280. __STM32_PIN(77, A, 15),
  281. __STM32_PIN(78, C, 10),
  282. __STM32_PIN(79, C, 11),
  283. __STM32_PIN(80, C, 12),
  284. __STM32_PIN(81, D, 0),
  285. __STM32_PIN(82, D, 1),
  286. __STM32_PIN(83, D, 2),
  287. __STM32_PIN(84, D, 3),
  288. __STM32_PIN(85, D, 4),
  289. __STM32_PIN(86, D, 5),
  290. __STM32_PIN(87, D, 6),
  291. __STM32_PIN(88, D, 7),
  292. __STM32_PIN(89, B, 3),
  293. __STM32_PIN(90, B, 4),
  294. __STM32_PIN(91, B, 5),
  295. __STM32_PIN(92, B, 6),
  296. __STM32_PIN(93, B, 7),
  297. __STM32_PIN_DEFAULT,
  298. __STM32_PIN(95, B, 8),
  299. __STM32_PIN(96, B, 9),
  300. __STM32_PIN(97, E, 0),
  301. __STM32_PIN(98, E, 1),
  302. __STM32_PIN_DEFAULT,
  303. __STM32_PIN_DEFAULT,
  304. #endif
  305. #if (STM32F10X_PIN_NUMBERS == 144)
  306. __STM32_PIN_DEFAULT,
  307. __STM32_PIN(1, E, 2),
  308. __STM32_PIN(2, E, 3),
  309. __STM32_PIN(3, E, 4),
  310. __STM32_PIN(4, E, 5),
  311. __STM32_PIN(5, E, 6),
  312. __STM32_PIN_DEFAULT,
  313. __STM32_PIN(7, C, 13),
  314. __STM32_PIN(8, C, 14),
  315. __STM32_PIN(9, C, 15),
  316. __STM32_PIN(10, F, 0),
  317. __STM32_PIN(11, F, 1),
  318. __STM32_PIN(12, F, 2),
  319. __STM32_PIN(13, F, 3),
  320. __STM32_PIN(14, F, 4),
  321. __STM32_PIN(15, F, 5),
  322. __STM32_PIN_DEFAULT,
  323. __STM32_PIN_DEFAULT,
  324. __STM32_PIN(18, F, 6),
  325. __STM32_PIN(19, F, 7),
  326. __STM32_PIN(20, F, 8),
  327. __STM32_PIN(21, F, 9),
  328. __STM32_PIN(22, F, 10),
  329. __STM32_PIN_DEFAULT,
  330. __STM32_PIN_DEFAULT,
  331. __STM32_PIN_DEFAULT,
  332. __STM32_PIN(26, C, 0),
  333. __STM32_PIN(27, C, 1),
  334. __STM32_PIN(28, C, 2),
  335. __STM32_PIN(29, C, 3),
  336. __STM32_PIN_DEFAULT,
  337. __STM32_PIN_DEFAULT,
  338. __STM32_PIN_DEFAULT,
  339. __STM32_PIN_DEFAULT,
  340. __STM32_PIN(34, A, 0),
  341. __STM32_PIN(35, A, 1),
  342. __STM32_PIN(36, A, 2),
  343. __STM32_PIN(37, A, 3),
  344. __STM32_PIN_DEFAULT,
  345. __STM32_PIN_DEFAULT,
  346. __STM32_PIN(40, A, 4),
  347. __STM32_PIN(41, A, 5),
  348. __STM32_PIN(42, A, 6),
  349. __STM32_PIN(43, A, 7),
  350. __STM32_PIN(44, C, 4),
  351. __STM32_PIN(45, C, 5),
  352. __STM32_PIN(46, B, 0),
  353. __STM32_PIN(47, B, 1),
  354. __STM32_PIN(48, B, 2),
  355. __STM32_PIN(49, F, 11),
  356. __STM32_PIN(50, F, 12),
  357. __STM32_PIN_DEFAULT,
  358. __STM32_PIN_DEFAULT,
  359. __STM32_PIN(53, F, 13),
  360. __STM32_PIN(54, F, 14),
  361. __STM32_PIN(55, F, 15),
  362. __STM32_PIN(56, G, 0),
  363. __STM32_PIN(57, G, 1),
  364. __STM32_PIN(58, E, 7),
  365. __STM32_PIN(59, E, 8),
  366. __STM32_PIN(60, E, 9),
  367. __STM32_PIN_DEFAULT,
  368. __STM32_PIN_DEFAULT,
  369. __STM32_PIN(63, E, 10),
  370. __STM32_PIN(64, E, 11),
  371. __STM32_PIN(65, E, 12),
  372. __STM32_PIN(66, E, 13),
  373. __STM32_PIN(67, E, 14),
  374. __STM32_PIN(68, E, 15),
  375. __STM32_PIN(69, B, 10),
  376. __STM32_PIN(70, B, 11),
  377. __STM32_PIN_DEFAULT,
  378. __STM32_PIN_DEFAULT,
  379. __STM32_PIN(73, B, 12),
  380. __STM32_PIN(74, B, 13),
  381. __STM32_PIN(75, B, 14),
  382. __STM32_PIN(76, B, 15),
  383. __STM32_PIN(77, D, 8),
  384. __STM32_PIN(78, D, 9),
  385. __STM32_PIN(79, D, 10),
  386. __STM32_PIN(80, D, 11),
  387. __STM32_PIN(81, D, 12),
  388. __STM32_PIN(82, D, 13),
  389. __STM32_PIN_DEFAULT,
  390. __STM32_PIN_DEFAULT,
  391. __STM32_PIN(85, D, 14),
  392. __STM32_PIN(86, D, 15),
  393. __STM32_PIN(87, G, 2),
  394. __STM32_PIN(88, G, 3),
  395. __STM32_PIN(89, G, 4),
  396. __STM32_PIN(90, G, 5),
  397. __STM32_PIN(91, G, 6),
  398. __STM32_PIN(92, G, 7),
  399. __STM32_PIN(93, G, 8),
  400. __STM32_PIN_DEFAULT,
  401. __STM32_PIN_DEFAULT,
  402. __STM32_PIN(96, C, 6),
  403. __STM32_PIN(97, C, 7),
  404. __STM32_PIN(98, C, 8),
  405. __STM32_PIN(99, C, 9),
  406. __STM32_PIN(100, A, 8),
  407. __STM32_PIN(101, A, 9),
  408. __STM32_PIN(102, A, 10),
  409. __STM32_PIN(103, A, 11),
  410. __STM32_PIN(104, A, 12),
  411. __STM32_PIN(105, A, 13),
  412. __STM32_PIN_DEFAULT,
  413. __STM32_PIN_DEFAULT,
  414. __STM32_PIN_DEFAULT,
  415. __STM32_PIN(109, A, 14),
  416. __STM32_PIN(110, A, 15),
  417. __STM32_PIN(111, C, 10),
  418. __STM32_PIN(112, C, 11),
  419. __STM32_PIN(113, C, 12),
  420. __STM32_PIN(114, D, 0),
  421. __STM32_PIN(115, D, 1),
  422. __STM32_PIN(116, D, 2),
  423. __STM32_PIN(117, D, 3),
  424. __STM32_PIN(118, D, 4),
  425. __STM32_PIN(119, D, 5),
  426. __STM32_PIN_DEFAULT,
  427. __STM32_PIN_DEFAULT,
  428. __STM32_PIN(122, D, 6),
  429. __STM32_PIN(123, D, 7),
  430. __STM32_PIN(124, G, 9),
  431. __STM32_PIN(125, G, 10),
  432. __STM32_PIN(126, G, 11),
  433. __STM32_PIN(127, G, 12),
  434. __STM32_PIN(128, G, 13),
  435. __STM32_PIN(129, G, 14),
  436. __STM32_PIN_DEFAULT,
  437. __STM32_PIN_DEFAULT,
  438. __STM32_PIN(132, G, 15),
  439. __STM32_PIN(133, B, 3),
  440. __STM32_PIN(134, B, 4),
  441. __STM32_PIN(135, B, 5),
  442. __STM32_PIN(136, B, 6),
  443. __STM32_PIN(137, B, 7),
  444. __STM32_PIN_DEFAULT,
  445. __STM32_PIN(139, B, 8),
  446. __STM32_PIN(140, B, 9),
  447. __STM32_PIN(141, E, 0),
  448. __STM32_PIN(142, E, 1),
  449. __STM32_PIN_DEFAULT,
  450. __STM32_PIN_DEFAULT,
  451. #endif
  452. };
  453. struct pin_irq_map
  454. {
  455. rt_uint16_t pinbit;
  456. IRQn_Type irqno;
  457. };
  458. static const struct pin_irq_map pin_irq_map[] =
  459. {
  460. {GPIO_PIN_0, EXTI0_IRQn},
  461. {GPIO_PIN_1, EXTI1_IRQn},
  462. {GPIO_PIN_2, EXTI2_IRQn},
  463. {GPIO_PIN_3, EXTI3_IRQn},
  464. {GPIO_PIN_4, EXTI4_IRQn},
  465. {GPIO_PIN_5, EXTI9_5_IRQn},
  466. {GPIO_PIN_6, EXTI9_5_IRQn},
  467. {GPIO_PIN_7, EXTI9_5_IRQn},
  468. {GPIO_PIN_8, EXTI9_5_IRQn},
  469. {GPIO_PIN_9, EXTI9_5_IRQn},
  470. {GPIO_PIN_10, EXTI15_10_IRQn},
  471. {GPIO_PIN_11, EXTI15_10_IRQn},
  472. {GPIO_PIN_12, EXTI15_10_IRQn},
  473. {GPIO_PIN_13, EXTI15_10_IRQn},
  474. {GPIO_PIN_14, EXTI15_10_IRQn},
  475. {GPIO_PIN_15, EXTI15_10_IRQn},
  476. };
  477. struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  478. {
  479. { -1, 0, RT_NULL, RT_NULL},
  480. { -1, 0, RT_NULL, RT_NULL},
  481. { -1, 0, RT_NULL, RT_NULL},
  482. { -1, 0, RT_NULL, RT_NULL},
  483. { -1, 0, RT_NULL, RT_NULL},
  484. { -1, 0, RT_NULL, RT_NULL},
  485. { -1, 0, RT_NULL, RT_NULL},
  486. { -1, 0, RT_NULL, RT_NULL},
  487. { -1, 0, RT_NULL, RT_NULL},
  488. { -1, 0, RT_NULL, RT_NULL},
  489. { -1, 0, RT_NULL, RT_NULL},
  490. { -1, 0, RT_NULL, RT_NULL},
  491. { -1, 0, RT_NULL, RT_NULL},
  492. { -1, 0, RT_NULL, RT_NULL},
  493. { -1, 0, RT_NULL, RT_NULL},
  494. { -1, 0, RT_NULL, RT_NULL},
  495. };
  496. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  497. const struct pin_index *get_pin(uint8_t pin)
  498. {
  499. const struct pin_index *index;
  500. if (pin < ITEM_NUM(pins))
  501. {
  502. index = &pins[pin];
  503. if (index->index == -1)
  504. index = RT_NULL;
  505. }
  506. else
  507. {
  508. index = RT_NULL;
  509. }
  510. return index;
  511. };
  512. void stm32_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  513. {
  514. const struct pin_index *index;
  515. index = get_pin(pin);
  516. if (index == RT_NULL)
  517. {
  518. return;
  519. }
  520. HAL_GPIO_WritePin(index->gpio, index->pin, (GPIO_PinState)value);
  521. }
  522. int stm32_pin_read(rt_device_t dev, rt_base_t pin)
  523. {
  524. int value;
  525. const struct pin_index *index;
  526. value = PIN_LOW;
  527. index = get_pin(pin);
  528. if (index == RT_NULL)
  529. {
  530. return value;
  531. }
  532. value = HAL_GPIO_ReadPin(index->gpio, index->pin);
  533. return value;
  534. }
  535. void stm32_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  536. {
  537. const struct pin_index *index;
  538. GPIO_InitTypeDef GPIO_InitStruct;
  539. index = get_pin(pin);
  540. if (index == RT_NULL)
  541. {
  542. return;
  543. }
  544. /* GPIO Periph clock enable */
  545. index->rcc();
  546. /* Configure GPIO_InitStructure */
  547. GPIO_InitStruct.Pin = index->pin;
  548. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  549. GPIO_InitStruct.Pull = GPIO_NOPULL;
  550. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  551. if (mode == PIN_MODE_OUTPUT)
  552. {
  553. /* output setting */
  554. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  555. GPIO_InitStruct.Pull = GPIO_NOPULL;
  556. }
  557. else if (mode == PIN_MODE_INPUT)
  558. {
  559. /* input setting: not pull. */
  560. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  561. GPIO_InitStruct.Pull = GPIO_NOPULL;
  562. }
  563. else if (mode == PIN_MODE_INPUT_PULLUP)
  564. {
  565. /* input setting: pull up. */
  566. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  567. GPIO_InitStruct.Pull = GPIO_PULLUP;
  568. }
  569. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  570. {
  571. /* input setting: pull down. */
  572. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  573. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  574. }
  575. else if (mode == PIN_MODE_OUTPUT_OD)
  576. {
  577. /* output setting: od. */
  578. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_OD;
  579. GPIO_InitStruct.Pull = GPIO_NOPULL;
  580. }
  581. HAL_GPIO_Init(index->gpio, &GPIO_InitStruct);
  582. }
  583. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  584. {
  585. int i;
  586. for (i = 0; i < 32; i++)
  587. {
  588. if ((0x01 << i) == bit)
  589. {
  590. return i;
  591. }
  592. }
  593. return -1;
  594. }
  595. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  596. {
  597. rt_int32_t mapindex = bit2bitno(pinbit);
  598. if (mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  599. {
  600. return RT_NULL;
  601. }
  602. return &pin_irq_map[mapindex];
  603. };
  604. rt_err_t stm32_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  605. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  606. {
  607. const struct pin_index *index;
  608. rt_base_t level;
  609. rt_int32_t irqindex = -1;
  610. index = get_pin(pin);
  611. if (index == RT_NULL)
  612. {
  613. return RT_ENOSYS;
  614. }
  615. irqindex = bit2bitno(index->pin);
  616. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  617. {
  618. return RT_ENOSYS;
  619. }
  620. level = rt_hw_interrupt_disable();
  621. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  622. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  623. pin_irq_hdr_tab[irqindex].mode == mode &&
  624. pin_irq_hdr_tab[irqindex].args == args)
  625. {
  626. rt_hw_interrupt_enable(level);
  627. return RT_EOK;
  628. }
  629. if (pin_irq_hdr_tab[irqindex].pin != -1)
  630. {
  631. rt_hw_interrupt_enable(level);
  632. return RT_EBUSY;
  633. }
  634. pin_irq_hdr_tab[irqindex].pin = pin;
  635. pin_irq_hdr_tab[irqindex].hdr = hdr;
  636. pin_irq_hdr_tab[irqindex].mode = mode;
  637. pin_irq_hdr_tab[irqindex].args = args;
  638. rt_hw_interrupt_enable(level);
  639. return RT_EOK;
  640. }
  641. rt_err_t stm32_pin_dettach_irq(struct rt_device *device, rt_int32_t pin)
  642. {
  643. const struct pin_index *index;
  644. rt_base_t level;
  645. rt_int32_t irqindex = -1;
  646. index = get_pin(pin);
  647. if (index == RT_NULL)
  648. {
  649. return RT_ENOSYS;
  650. }
  651. irqindex = bit2bitno(index->pin);
  652. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  653. {
  654. return RT_ENOSYS;
  655. }
  656. level = rt_hw_interrupt_disable();
  657. if (pin_irq_hdr_tab[irqindex].pin == -1)
  658. {
  659. rt_hw_interrupt_enable(level);
  660. return RT_EOK;
  661. }
  662. pin_irq_hdr_tab[irqindex].pin = -1;
  663. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  664. pin_irq_hdr_tab[irqindex].mode = 0;
  665. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  666. rt_hw_interrupt_enable(level);
  667. return RT_EOK;
  668. }
  669. rt_err_t stm32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  670. rt_uint32_t enabled)
  671. {
  672. const struct pin_index *index;
  673. const struct pin_irq_map *irqmap;
  674. rt_base_t level;
  675. rt_int32_t irqindex = -1;
  676. GPIO_InitTypeDef GPIO_InitStruct;
  677. index = get_pin(pin);
  678. if (index == RT_NULL)
  679. {
  680. return RT_ENOSYS;
  681. }
  682. if (enabled == PIN_IRQ_ENABLE)
  683. {
  684. irqindex = bit2bitno(index->pin);
  685. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  686. {
  687. return RT_ENOSYS;
  688. }
  689. level = rt_hw_interrupt_disable();
  690. if (pin_irq_hdr_tab[irqindex].pin == -1)
  691. {
  692. rt_hw_interrupt_enable(level);
  693. return RT_ENOSYS;
  694. }
  695. irqmap = &pin_irq_map[irqindex];
  696. /* GPIO Periph clock enable */
  697. index->rcc();
  698. /* Configure GPIO_InitStructure */
  699. GPIO_InitStruct.Pin = index->pin;
  700. GPIO_InitStruct.Pull = GPIO_NOPULL;
  701. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  702. switch (pin_irq_hdr_tab[irqindex].mode)
  703. {
  704. case PIN_IRQ_MODE_RISING:
  705. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING;
  706. break;
  707. case PIN_IRQ_MODE_FALLING:
  708. GPIO_InitStruct.Mode = GPIO_MODE_IT_FALLING;
  709. break;
  710. case PIN_IRQ_MODE_RISING_FALLING:
  711. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING_FALLING;
  712. break;
  713. }
  714. HAL_GPIO_Init(index->gpio, &GPIO_InitStruct);
  715. HAL_NVIC_SetPriority(irqmap->irqno, 5, 0);
  716. HAL_NVIC_EnableIRQ(irqmap->irqno);
  717. rt_hw_interrupt_enable(level);
  718. }
  719. else if (enabled == PIN_IRQ_DISABLE)
  720. {
  721. irqmap = get_pin_irq_map(index->pin);
  722. if (irqmap == RT_NULL)
  723. {
  724. return RT_ENOSYS;
  725. }
  726. HAL_NVIC_DisableIRQ(irqmap->irqno);
  727. }
  728. else
  729. {
  730. return RT_ENOSYS;
  731. }
  732. return RT_EOK;
  733. }
  734. const static struct rt_pin_ops _stm32_pin_ops =
  735. {
  736. stm32_pin_mode,
  737. stm32_pin_write,
  738. stm32_pin_read,
  739. stm32_pin_attach_irq,
  740. stm32_pin_dettach_irq,
  741. stm32_pin_irq_enable,
  742. };
  743. int rt_hw_pin_init(void)
  744. {
  745. int result;
  746. result = rt_device_pin_register("pin", &_stm32_pin_ops, RT_NULL);
  747. return result;
  748. }
  749. INIT_BOARD_EXPORT(rt_hw_pin_init);
  750. rt_inline void pin_irq_hdr(int irqno)
  751. {
  752. if (pin_irq_hdr_tab[irqno].hdr)
  753. {
  754. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  755. }
  756. }
  757. void HAL_GPIO_EXTI_Callback(uint16_t GPIO_Pin)
  758. {
  759. pin_irq_hdr(bit2bitno(GPIO_Pin));
  760. }
  761. void EXTI0_IRQHandler(void)
  762. {
  763. rt_interrupt_enter();
  764. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  765. rt_interrupt_leave();
  766. }
  767. void EXTI1_IRQHandler(void)
  768. {
  769. rt_interrupt_enter();
  770. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  771. rt_interrupt_leave();
  772. }
  773. void EXTI2_IRQHandler(void)
  774. {
  775. rt_interrupt_enter();
  776. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  777. rt_interrupt_leave();
  778. }
  779. void EXTI3_IRQHandler(void)
  780. {
  781. rt_interrupt_enter();
  782. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  783. rt_interrupt_leave();
  784. }
  785. void EXTI4_IRQHandler(void)
  786. {
  787. rt_interrupt_enter();
  788. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  789. rt_interrupt_leave();
  790. }
  791. void EXTI9_5_IRQHandler(void)
  792. {
  793. rt_interrupt_enter();
  794. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  795. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  796. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  797. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  798. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  799. rt_interrupt_leave();
  800. }
  801. void EXTI15_10_IRQHandler(void)
  802. {
  803. rt_interrupt_enter();
  804. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  805. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  806. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  807. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  808. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  809. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  810. rt_interrupt_leave();
  811. }
  812. #endif