usart.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637
  1. /*
  2. * File : usart.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2006-2013, RT-Thread Development Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2009-01-05 Bernard the first version
  13. * 2010-03-29 Bernard remove interrupt Tx and DMA Rx mode
  14. * 2013-05-13 aozima update for kehong-lingtai.
  15. * 2015-01-31 armink make sure the serial transmit complete in putc()
  16. * 2016-05-13 armink add DMA Rx mode
  17. * 2017-01-19 aubr.cool add interrupt Tx mode
  18. */
  19. #include "stm32f10x.h"
  20. #include "usart.h"
  21. #include "board.h"
  22. #include <rtdevice.h>
  23. /* USART1 */
  24. #define UART1_GPIO_TX GPIO_Pin_9
  25. #define UART1_GPIO_RX GPIO_Pin_10
  26. #define UART1_GPIO GPIOA
  27. /* USART2 */
  28. #define UART2_GPIO_TX GPIO_Pin_2
  29. #define UART2_GPIO_RX GPIO_Pin_3
  30. #define UART2_GPIO GPIOA
  31. /* USART3_REMAP[1:0] = 00 */
  32. #define UART3_GPIO_TX GPIO_Pin_10
  33. #define UART3_GPIO_RX GPIO_Pin_11
  34. #define UART3_GPIO GPIOB
  35. /* USART4 */
  36. #define UART4_GPIO_TX GPIO_Pin_10
  37. #define UART4_GPIO_RX GPIO_Pin_11
  38. #define UART4_GPIO GPIOC
  39. /* STM32 uart driver */
  40. struct stm32_uart
  41. {
  42. USART_TypeDef *uart_device;
  43. IRQn_Type irq;
  44. struct stm32_uart_dma {
  45. /* dma channel */
  46. DMA_Channel_TypeDef *rx_ch;
  47. /* dma global flag */
  48. uint32_t rx_gl_flag;
  49. /* dma irq channel */
  50. uint8_t rx_irq_ch;
  51. /* last receive index */
  52. rt_size_t last_recv_len;
  53. } dma;
  54. };
  55. static void DMA_Configuration(struct rt_serial_device *serial);
  56. static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  57. {
  58. struct stm32_uart* uart;
  59. USART_InitTypeDef USART_InitStructure;
  60. RT_ASSERT(serial != RT_NULL);
  61. RT_ASSERT(cfg != RT_NULL);
  62. uart = (struct stm32_uart *)serial->parent.user_data;
  63. USART_InitStructure.USART_BaudRate = cfg->baud_rate;
  64. if (cfg->data_bits == DATA_BITS_8){
  65. USART_InitStructure.USART_WordLength = USART_WordLength_8b;
  66. } else if (cfg->data_bits == DATA_BITS_9) {
  67. USART_InitStructure.USART_WordLength = USART_WordLength_9b;
  68. }
  69. if (cfg->stop_bits == STOP_BITS_1){
  70. USART_InitStructure.USART_StopBits = USART_StopBits_1;
  71. } else if (cfg->stop_bits == STOP_BITS_2){
  72. USART_InitStructure.USART_StopBits = USART_StopBits_2;
  73. }
  74. if (cfg->parity == PARITY_NONE){
  75. USART_InitStructure.USART_Parity = USART_Parity_No;
  76. } else if (cfg->parity == PARITY_ODD) {
  77. USART_InitStructure.USART_Parity = USART_Parity_Odd;
  78. } else if (cfg->parity == PARITY_EVEN) {
  79. USART_InitStructure.USART_Parity = USART_Parity_Even;
  80. }
  81. USART_InitStructure.USART_HardwareFlowControl = USART_HardwareFlowControl_None;
  82. USART_InitStructure.USART_Mode = USART_Mode_Rx | USART_Mode_Tx;
  83. USART_Init(uart->uart_device, &USART_InitStructure);
  84. /* Enable USART */
  85. USART_Cmd(uart->uart_device, ENABLE);
  86. return RT_EOK;
  87. }
  88. static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
  89. {
  90. struct stm32_uart* uart;
  91. rt_uint32_t ctrl_arg = (rt_uint32_t)(arg);
  92. RT_ASSERT(serial != RT_NULL);
  93. uart = (struct stm32_uart *)serial->parent.user_data;
  94. switch (cmd)
  95. {
  96. /* disable interrupt */
  97. case RT_DEVICE_CTRL_CLR_INT:
  98. /* disable rx irq */
  99. UART_DISABLE_IRQ(uart->irq);
  100. /* disable interrupt */
  101. USART_ITConfig(uart->uart_device, USART_IT_RXNE, DISABLE);
  102. break;
  103. /* enable interrupt */
  104. case RT_DEVICE_CTRL_SET_INT:
  105. /* enable rx irq */
  106. UART_ENABLE_IRQ(uart->irq);
  107. /* enable interrupt */
  108. USART_ITConfig(uart->uart_device, USART_IT_RXNE, ENABLE);
  109. break;
  110. /* USART config */
  111. case RT_DEVICE_CTRL_CONFIG :
  112. if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX) {
  113. DMA_Configuration(serial);
  114. }
  115. break;
  116. }
  117. return RT_EOK;
  118. }
  119. static int stm32_putc(struct rt_serial_device *serial, char c)
  120. {
  121. struct stm32_uart* uart;
  122. RT_ASSERT(serial != RT_NULL);
  123. uart = (struct stm32_uart *)serial->parent.user_data;
  124. if(serial->parent.open_flag & RT_DEVICE_FLAG_INT_TX)
  125. {
  126. if(!(uart->uart_device->SR & USART_FLAG_TXE))
  127. {
  128. USART_ITConfig(uart->uart_device, USART_IT_TC, ENABLE);
  129. return -1;
  130. }
  131. uart->uart_device->DR = c;
  132. USART_ITConfig(uart->uart_device, USART_IT_TC, ENABLE);
  133. }
  134. else
  135. {
  136. uart->uart_device->DR = c;
  137. while (!(uart->uart_device->SR & USART_FLAG_TC));
  138. }
  139. return 1;
  140. }
  141. static int stm32_getc(struct rt_serial_device *serial)
  142. {
  143. int ch;
  144. struct stm32_uart* uart;
  145. RT_ASSERT(serial != RT_NULL);
  146. uart = (struct stm32_uart *)serial->parent.user_data;
  147. ch = -1;
  148. if (uart->uart_device->SR & USART_FLAG_RXNE)
  149. {
  150. ch = uart->uart_device->DR & 0xff;
  151. }
  152. return ch;
  153. }
  154. /**
  155. * Serial port receive idle process. This need add to uart idle ISR.
  156. *
  157. * @param serial serial device
  158. */
  159. static void dma_uart_rx_idle_isr(struct rt_serial_device *serial) {
  160. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  161. rt_size_t recv_total_len, recv_len;
  162. /* disable dma, stop receive data */
  163. DMA_Cmd(uart->dma.rx_ch, DISABLE);
  164. recv_total_len = serial->config.bufsz - DMA_GetCurrDataCounter(uart->dma.rx_ch);
  165. if (recv_total_len > uart->dma.last_recv_len) {
  166. recv_len = recv_total_len - uart->dma.last_recv_len;
  167. } else {
  168. recv_len = recv_total_len;
  169. }
  170. uart->dma.last_recv_len = recv_total_len;
  171. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  172. /* read a data for clear receive idle interrupt flag */
  173. USART_ReceiveData(uart->uart_device);
  174. DMA_ClearFlag(uart->dma.rx_gl_flag);
  175. DMA_Cmd(uart->dma.rx_ch, ENABLE);
  176. }
  177. /**
  178. * DMA receive done process. This need add to DMA receive done ISR.
  179. *
  180. * @param serial serial device
  181. */
  182. static void dma_rx_done_isr(struct rt_serial_device *serial) {
  183. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  184. rt_size_t recv_total_len, recv_len;
  185. /* disable dma, stop receive data */
  186. DMA_Cmd(uart->dma.rx_ch, DISABLE);
  187. recv_total_len = serial->config.bufsz - DMA_GetCurrDataCounter(uart->dma.rx_ch);
  188. if (recv_total_len > uart->dma.last_recv_len) {
  189. recv_len = recv_total_len - uart->dma.last_recv_len;
  190. } else {
  191. recv_len = recv_total_len;
  192. }
  193. uart->dma.last_recv_len = recv_total_len;
  194. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  195. DMA_ClearFlag(uart->dma.rx_gl_flag);
  196. /* reload */
  197. DMA_SetCurrDataCounter(uart->dma.rx_ch, serial->config.bufsz);
  198. DMA_Cmd(uart->dma.rx_ch, ENABLE);
  199. }
  200. /**
  201. * Uart common interrupt process. This need add to uart ISR.
  202. *
  203. * @param serial serial device
  204. */
  205. static void uart_isr(struct rt_serial_device *serial) {
  206. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  207. RT_ASSERT(uart != RT_NULL);
  208. if(USART_GetITStatus(uart->uart_device, USART_IT_RXNE) != RESET)
  209. {
  210. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  211. /* clear interrupt */
  212. USART_ClearITPendingBit(uart->uart_device, USART_IT_RXNE);
  213. }
  214. if(USART_GetITStatus(uart->uart_device, USART_IT_IDLE) != RESET)
  215. {
  216. dma_uart_rx_idle_isr(serial);
  217. }
  218. if (USART_GetITStatus(uart->uart_device, USART_IT_TC) != RESET)
  219. {
  220. /* clear interrupt */
  221. if(serial->parent.open_flag & RT_DEVICE_FLAG_INT_TX)
  222. {
  223. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DONE);
  224. }
  225. USART_ITConfig(uart->uart_device, USART_IT_TC, DISABLE);
  226. USART_ClearITPendingBit(uart->uart_device, USART_IT_TC);
  227. }
  228. if (USART_GetFlagStatus(uart->uart_device, USART_FLAG_ORE) == SET)
  229. {
  230. stm32_getc(serial);
  231. }
  232. }
  233. static const struct rt_uart_ops stm32_uart_ops =
  234. {
  235. stm32_configure,
  236. stm32_control,
  237. stm32_putc,
  238. stm32_getc,
  239. };
  240. #if defined(RT_USING_UART1)
  241. /* UART1 device driver structure */
  242. struct stm32_uart uart1 =
  243. {
  244. USART1,
  245. USART1_IRQn,
  246. {
  247. DMA1_Channel5,
  248. DMA1_FLAG_GL5,
  249. DMA1_Channel5_IRQn,
  250. 0,
  251. },
  252. };
  253. struct rt_serial_device serial1;
  254. void USART1_IRQHandler(void)
  255. {
  256. /* enter interrupt */
  257. rt_interrupt_enter();
  258. uart_isr(&serial1);
  259. /* leave interrupt */
  260. rt_interrupt_leave();
  261. }
  262. void DMA1_Channel5_IRQHandler(void) {
  263. /* enter interrupt */
  264. rt_interrupt_enter();
  265. dma_rx_done_isr(&serial1);
  266. /* leave interrupt */
  267. rt_interrupt_leave();
  268. }
  269. #endif /* RT_USING_UART1 */
  270. #if defined(RT_USING_UART2)
  271. /* UART2 device driver structure */
  272. struct stm32_uart uart2 =
  273. {
  274. USART2,
  275. USART2_IRQn,
  276. {
  277. DMA1_Channel6,
  278. DMA1_FLAG_GL6,
  279. DMA1_Channel6_IRQn,
  280. 0,
  281. },
  282. };
  283. struct rt_serial_device serial2;
  284. void USART2_IRQHandler(void)
  285. {
  286. /* enter interrupt */
  287. rt_interrupt_enter();
  288. uart_isr(&serial2);
  289. /* leave interrupt */
  290. rt_interrupt_leave();
  291. }
  292. void DMA1_Channel6_IRQHandler(void) {
  293. /* enter interrupt */
  294. rt_interrupt_enter();
  295. dma_rx_done_isr(&serial2);
  296. /* leave interrupt */
  297. rt_interrupt_leave();
  298. }
  299. #endif /* RT_USING_UART2 */
  300. #if defined(RT_USING_UART3)
  301. /* UART3 device driver structure */
  302. struct stm32_uart uart3 =
  303. {
  304. USART3,
  305. USART3_IRQn,
  306. {
  307. DMA1_Channel3,
  308. DMA1_FLAG_GL3,
  309. DMA1_Channel3_IRQn,
  310. 0,
  311. },
  312. };
  313. struct rt_serial_device serial3;
  314. void USART3_IRQHandler(void)
  315. {
  316. /* enter interrupt */
  317. rt_interrupt_enter();
  318. uart_isr(&serial3);
  319. /* leave interrupt */
  320. rt_interrupt_leave();
  321. }
  322. void DMA1_Channel3_IRQHandler(void) {
  323. /* enter interrupt */
  324. rt_interrupt_enter();
  325. dma_rx_done_isr(&serial3);
  326. /* leave interrupt */
  327. rt_interrupt_leave();
  328. }
  329. #endif /* RT_USING_UART3 */
  330. #if defined(RT_USING_UART4)
  331. /* UART4 device driver structure */
  332. struct stm32_uart uart4 =
  333. {
  334. UART4,
  335. UART4_IRQn,
  336. {
  337. DMA2_Channel3,
  338. DMA2_FLAG_GL3,
  339. DMA2_Channel3_IRQn,
  340. 0,
  341. },
  342. };
  343. struct rt_serial_device serial4;
  344. void UART4_IRQHandler(void)
  345. {
  346. /* enter interrupt */
  347. rt_interrupt_enter();
  348. uart_isr(&serial4);
  349. /* leave interrupt */
  350. rt_interrupt_leave();
  351. }
  352. void DMA2_Channel3_IRQHandler(void) {
  353. /* enter interrupt */
  354. rt_interrupt_enter();
  355. dma_rx_done_isr(&serial4);
  356. /* leave interrupt */
  357. rt_interrupt_leave();
  358. }
  359. #endif /* RT_USING_UART4 */
  360. static void RCC_Configuration(void)
  361. {
  362. #if defined(RT_USING_UART1)
  363. /* Enable UART GPIO clocks */
  364. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOA | RCC_APB2Periph_AFIO, ENABLE);
  365. /* Enable UART clock */
  366. RCC_APB2PeriphClockCmd(RCC_APB2Periph_USART1, ENABLE);
  367. #endif /* RT_USING_UART1 */
  368. #if defined(RT_USING_UART2)
  369. /* Enable UART GPIO clocks */
  370. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOA | RCC_APB2Periph_AFIO, ENABLE);
  371. /* Enable UART clock */
  372. RCC_APB1PeriphClockCmd(RCC_APB1Periph_USART2, ENABLE);
  373. #endif /* RT_USING_UART2 */
  374. #if defined(RT_USING_UART3)
  375. /* Enable UART GPIO clocks */
  376. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOB | RCC_APB2Periph_AFIO, ENABLE);
  377. /* Enable UART clock */
  378. RCC_APB1PeriphClockCmd(RCC_APB1Periph_USART3, ENABLE);
  379. #endif /* RT_USING_UART3 */
  380. #if defined(RT_USING_UART4)
  381. /* Enable UART GPIO clocks */
  382. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOC | RCC_APB2Periph_AFIO, ENABLE);
  383. /* Enable UART clock */
  384. RCC_APB1PeriphClockCmd(RCC_APB1Periph_UART4, ENABLE);
  385. #endif /* RT_USING_UART4 */
  386. }
  387. static void GPIO_Configuration(void)
  388. {
  389. GPIO_InitTypeDef GPIO_InitStructure;
  390. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_2MHz;
  391. #if defined(RT_USING_UART1)
  392. /* Configure USART Rx/tx PIN */
  393. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  394. GPIO_InitStructure.GPIO_Pin = UART1_GPIO_RX;
  395. GPIO_Init(UART1_GPIO, &GPIO_InitStructure);
  396. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  397. GPIO_InitStructure.GPIO_Pin = UART1_GPIO_TX;
  398. GPIO_Init(UART1_GPIO, &GPIO_InitStructure);
  399. #endif /* RT_USING_UART1 */
  400. #if defined(RT_USING_UART2)
  401. /* Configure USART Rx/tx PIN */
  402. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  403. GPIO_InitStructure.GPIO_Pin = UART2_GPIO_RX;
  404. GPIO_Init(UART2_GPIO, &GPIO_InitStructure);
  405. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  406. GPIO_InitStructure.GPIO_Pin = UART2_GPIO_TX;
  407. GPIO_Init(UART2_GPIO, &GPIO_InitStructure);
  408. #endif /* RT_USING_UART2 */
  409. #if defined(RT_USING_UART3)
  410. /* Configure USART Rx/tx PIN */
  411. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  412. GPIO_InitStructure.GPIO_Pin = UART3_GPIO_RX;
  413. GPIO_Init(UART3_GPIO, &GPIO_InitStructure);
  414. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  415. GPIO_InitStructure.GPIO_Pin = UART3_GPIO_TX;
  416. GPIO_Init(UART3_GPIO, &GPIO_InitStructure);
  417. #endif /* RT_USING_UART3 */
  418. #if defined(RT_USING_UART4)
  419. /* Configure USART Rx/tx PIN */
  420. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  421. GPIO_InitStructure.GPIO_Pin = UART4_GPIO_RX;
  422. GPIO_Init(UART4_GPIO, &GPIO_InitStructure);
  423. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  424. GPIO_InitStructure.GPIO_Pin = UART4_GPIO_TX;
  425. GPIO_Init(UART4_GPIO, &GPIO_InitStructure);
  426. #endif /* RT_USING_UART4 */
  427. }
  428. static void NVIC_Configuration(struct stm32_uart* uart)
  429. {
  430. NVIC_InitTypeDef NVIC_InitStructure;
  431. /* Enable the USART1 Interrupt */
  432. NVIC_InitStructure.NVIC_IRQChannel = uart->irq;
  433. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
  434. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 0;
  435. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  436. NVIC_Init(&NVIC_InitStructure);
  437. }
  438. static void DMA_Configuration(struct rt_serial_device *serial) {
  439. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  440. struct rt_serial_rx_fifo *rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  441. DMA_InitTypeDef DMA_InitStructure;
  442. NVIC_InitTypeDef NVIC_InitStructure;
  443. /* enable transmit idle interrupt */
  444. USART_ITConfig(uart->uart_device, USART_IT_IDLE , ENABLE);
  445. /* DMA clock enable */
  446. RCC_AHBPeriphClockCmd(RCC_AHBPeriph_DMA1, ENABLE);
  447. RCC_AHBPeriphClockCmd(RCC_AHBPeriph_DMA2, ENABLE);
  448. /* rx dma config */
  449. DMA_DeInit(uart->dma.rx_ch);
  450. DMA_InitStructure.DMA_PeripheralBaseAddr = (uint32_t)&(uart->uart_device->DR);
  451. DMA_InitStructure.DMA_MemoryBaseAddr = (uint32_t) rx_fifo->buffer;
  452. DMA_InitStructure.DMA_DIR = DMA_DIR_PeripheralSRC;
  453. DMA_InitStructure.DMA_BufferSize = serial->config.bufsz;
  454. DMA_InitStructure.DMA_PeripheralInc = DMA_PeripheralInc_Disable;
  455. DMA_InitStructure.DMA_MemoryInc = DMA_MemoryInc_Enable;
  456. DMA_InitStructure.DMA_PeripheralDataSize = DMA_PeripheralDataSize_Byte;
  457. DMA_InitStructure.DMA_MemoryDataSize = DMA_MemoryDataSize_Byte;
  458. DMA_InitStructure.DMA_Mode = DMA_Mode_Normal;
  459. DMA_InitStructure.DMA_Priority = DMA_Priority_High;
  460. DMA_InitStructure.DMA_M2M = DMA_M2M_Disable;
  461. DMA_Init(uart->dma.rx_ch, &DMA_InitStructure);
  462. DMA_ClearFlag(uart->dma.rx_gl_flag);
  463. DMA_ITConfig(uart->dma.rx_ch, DMA_IT_TC, ENABLE);
  464. USART_DMACmd(uart->uart_device, USART_DMAReq_Rx, ENABLE);
  465. DMA_Cmd(uart->dma.rx_ch, ENABLE);
  466. /* rx dma interrupt config */
  467. NVIC_InitStructure.NVIC_IRQChannel = uart->dma.rx_irq_ch;
  468. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
  469. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 1;
  470. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  471. NVIC_Init(&NVIC_InitStructure);
  472. }
  473. void rt_hw_usart_init(void)
  474. {
  475. struct stm32_uart* uart;
  476. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  477. RCC_Configuration();
  478. GPIO_Configuration();
  479. #if defined(RT_USING_UART1)
  480. uart = &uart1;
  481. config.baud_rate = BAUD_RATE_115200;
  482. serial1.ops = &stm32_uart_ops;
  483. serial1.config = config;
  484. NVIC_Configuration(uart);
  485. /* register UART1 device */
  486. rt_hw_serial_register(&serial1, "uart1",
  487. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
  488. RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
  489. uart);
  490. #endif /* RT_USING_UART1 */
  491. #if defined(RT_USING_UART2)
  492. uart = &uart2;
  493. config.baud_rate = BAUD_RATE_115200;
  494. serial2.ops = &stm32_uart_ops;
  495. serial2.config = config;
  496. NVIC_Configuration(uart);
  497. /* register UART2 device */
  498. rt_hw_serial_register(&serial2, "uart2",
  499. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
  500. RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
  501. uart);
  502. #endif /* RT_USING_UART2 */
  503. #if defined(RT_USING_UART3)
  504. uart = &uart3;
  505. config.baud_rate = BAUD_RATE_115200;
  506. serial3.ops = &stm32_uart_ops;
  507. serial3.config = config;
  508. NVIC_Configuration(uart);
  509. /* register UART3 device */
  510. rt_hw_serial_register(&serial3, "uart3",
  511. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
  512. RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
  513. uart);
  514. #endif /* RT_USING_UART3 */
  515. #if defined(RT_USING_UART4)
  516. uart = &uart4;
  517. config.baud_rate = BAUD_RATE_115200;
  518. serial4.ops = &stm32_uart_ops;
  519. serial4.config = config;
  520. NVIC_Configuration(uart);
  521. /* register UART4 device */
  522. rt_hw_serial_register(&serial4, "uart4",
  523. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
  524. RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
  525. uart);
  526. #endif /* RT_USING_UART4 */
  527. }