drv_gpio.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2017-10-20 ZYH the first version
  9. * 2018-04-23 misonyo port to gd32f30x
  10. */
  11. #include "drv_gpio.h"
  12. #include <rtdevice.h>
  13. #include <rthw.h>
  14. #include "gd32f30x.h"
  15. #include "gd32f30x_exti.h"
  16. #ifdef RT_USING_PIN
  17. #define __GD32_PIN(index, port, pin) {index, RCU_GPIO##port, GPIO##port, \
  18. GPIO_PIN_##pin, GPIO_PORT_SOURCE_GPIO##port, GPIO_PIN_SOURCE_##pin}
  19. #define __GD32_PIN_DEFAULT {-1, (rcu_periph_enum)0, 0, 0, 0, 0}
  20. /* GD32 GPIO driver */
  21. struct pin_index
  22. {
  23. rt_int16_t index;
  24. rcu_periph_enum clk;
  25. rt_uint32_t gpio_periph;
  26. rt_uint32_t pin;
  27. rt_uint8_t port_src;
  28. rt_uint8_t pin_src;
  29. };
  30. static const struct pin_index pins[] =
  31. {
  32. __GD32_PIN_DEFAULT,
  33. __GD32_PIN(1, E, 2),
  34. __GD32_PIN(2, E, 3),
  35. __GD32_PIN(3, E, 4),
  36. __GD32_PIN(4, E, 5),
  37. __GD32_PIN(5, E, 6),
  38. __GD32_PIN_DEFAULT,
  39. __GD32_PIN(7, C, 13),
  40. __GD32_PIN(8, C, 14),
  41. __GD32_PIN(9, C, 15),
  42. __GD32_PIN(10, F, 0),
  43. __GD32_PIN(11, F, 1),
  44. __GD32_PIN(12, F, 2),
  45. __GD32_PIN(13, F, 3),
  46. __GD32_PIN(14, F, 4),
  47. __GD32_PIN(15, F, 5),
  48. __GD32_PIN_DEFAULT,
  49. __GD32_PIN_DEFAULT,
  50. __GD32_PIN(18, F, 6),
  51. __GD32_PIN(19, F, 7),
  52. __GD32_PIN(20, F, 8),
  53. __GD32_PIN(21, F, 9),
  54. __GD32_PIN(22, F, 10),
  55. __GD32_PIN_DEFAULT,
  56. __GD32_PIN_DEFAULT,
  57. __GD32_PIN_DEFAULT,
  58. __GD32_PIN(26, C, 0),
  59. __GD32_PIN(27, C, 1),
  60. __GD32_PIN(28, C, 2),
  61. __GD32_PIN(29, C, 3),
  62. __GD32_PIN_DEFAULT,
  63. __GD32_PIN_DEFAULT,
  64. __GD32_PIN_DEFAULT,
  65. __GD32_PIN_DEFAULT,
  66. __GD32_PIN(34, A, 0),
  67. __GD32_PIN(35, A, 1),
  68. __GD32_PIN(36, A, 2),
  69. __GD32_PIN(37, A, 3),
  70. __GD32_PIN_DEFAULT,
  71. __GD32_PIN_DEFAULT,
  72. __GD32_PIN(40, A, 4),
  73. __GD32_PIN(41, A, 5),
  74. __GD32_PIN(42, A, 6),
  75. __GD32_PIN(43, A, 7),
  76. __GD32_PIN(44, C, 4),
  77. __GD32_PIN(45, C, 5),
  78. __GD32_PIN(46, B, 0),
  79. __GD32_PIN(47, B, 1),
  80. __GD32_PIN(48, B, 2),
  81. __GD32_PIN(49, F, 11),
  82. __GD32_PIN(50, F, 12),
  83. __GD32_PIN_DEFAULT,
  84. __GD32_PIN_DEFAULT,
  85. __GD32_PIN(53, F, 13),
  86. __GD32_PIN(54, F, 14),
  87. __GD32_PIN(55, F, 15),
  88. __GD32_PIN(56, G, 0),
  89. __GD32_PIN(57, G, 1),
  90. __GD32_PIN(58, E, 7),
  91. __GD32_PIN(59, E, 8),
  92. __GD32_PIN(60, E, 9),
  93. __GD32_PIN_DEFAULT,
  94. __GD32_PIN_DEFAULT,
  95. __GD32_PIN(63, E, 10),
  96. __GD32_PIN(64, E, 11),
  97. __GD32_PIN(65, E, 12),
  98. __GD32_PIN(66, E, 13),
  99. __GD32_PIN(67, E, 14),
  100. __GD32_PIN(68, E, 15),
  101. __GD32_PIN(69, B, 10),
  102. __GD32_PIN(70, B, 11),
  103. __GD32_PIN_DEFAULT,
  104. __GD32_PIN_DEFAULT,
  105. __GD32_PIN(73, B, 12),
  106. __GD32_PIN(74, B, 13),
  107. __GD32_PIN(75, B, 14),
  108. __GD32_PIN(76, B, 15),
  109. __GD32_PIN(77, D, 8),
  110. __GD32_PIN(78, D, 9),
  111. __GD32_PIN(79, D, 10),
  112. __GD32_PIN(80, D, 11),
  113. __GD32_PIN(81, D, 12),
  114. __GD32_PIN(82, D, 13),
  115. __GD32_PIN_DEFAULT,
  116. __GD32_PIN_DEFAULT,
  117. __GD32_PIN(85, D, 14),
  118. __GD32_PIN(86, D, 15),
  119. __GD32_PIN(87, G, 2),
  120. __GD32_PIN(88, G, 3),
  121. __GD32_PIN(89, G, 4),
  122. __GD32_PIN(90, G, 5),
  123. __GD32_PIN(91, G, 6),
  124. __GD32_PIN(92, G, 7),
  125. __GD32_PIN(93, G, 8),
  126. __GD32_PIN_DEFAULT,
  127. __GD32_PIN_DEFAULT,
  128. __GD32_PIN(96, C, 6),
  129. __GD32_PIN(97, C, 7),
  130. __GD32_PIN(98, C, 8),
  131. __GD32_PIN(99, C, 9),
  132. __GD32_PIN(100, A, 8),
  133. __GD32_PIN(101, A, 9),
  134. __GD32_PIN(102, A, 10),
  135. __GD32_PIN(103, A, 11),
  136. __GD32_PIN(104, A, 12),
  137. __GD32_PIN(105, A, 13),
  138. __GD32_PIN_DEFAULT,
  139. __GD32_PIN_DEFAULT,
  140. __GD32_PIN_DEFAULT,
  141. __GD32_PIN(109, A, 14),
  142. __GD32_PIN(110, A, 15),
  143. __GD32_PIN(111, C, 10),
  144. __GD32_PIN(112, C, 11),
  145. __GD32_PIN(113, C, 12),
  146. __GD32_PIN(114, D, 0),
  147. __GD32_PIN(115, D, 1),
  148. __GD32_PIN(116, D, 2),
  149. __GD32_PIN(117, D, 3),
  150. __GD32_PIN(118, D, 4),
  151. __GD32_PIN(119, D, 5),
  152. __GD32_PIN_DEFAULT,
  153. __GD32_PIN_DEFAULT,
  154. __GD32_PIN(122, D, 6),
  155. __GD32_PIN(123, D, 7),
  156. __GD32_PIN(124, G, 9),
  157. __GD32_PIN(125, G, 10),
  158. __GD32_PIN(126, G, 11),
  159. __GD32_PIN(127, G, 12),
  160. __GD32_PIN(128, G, 13),
  161. __GD32_PIN(129, G, 14),
  162. __GD32_PIN_DEFAULT,
  163. __GD32_PIN_DEFAULT,
  164. __GD32_PIN(132, G, 15),
  165. __GD32_PIN(133, B, 3),
  166. __GD32_PIN(134, B, 4),
  167. __GD32_PIN(135, B, 5),
  168. __GD32_PIN(136, B, 6),
  169. __GD32_PIN(137, B, 7),
  170. __GD32_PIN_DEFAULT,
  171. __GD32_PIN(139, B, 8),
  172. __GD32_PIN(140, B, 9),
  173. __GD32_PIN(141, E, 0),
  174. __GD32_PIN(142, E, 1),
  175. __GD32_PIN_DEFAULT,
  176. __GD32_PIN_DEFAULT,
  177. };
  178. struct pin_irq_map
  179. {
  180. rt_uint16_t pinbit;
  181. IRQn_Type irqno;
  182. };
  183. static const struct pin_irq_map pin_irq_map[] =
  184. {
  185. {GPIO_PIN_0, EXTI0_IRQn},
  186. {GPIO_PIN_1, EXTI1_IRQn},
  187. {GPIO_PIN_2, EXTI2_IRQn},
  188. {GPIO_PIN_3, EXTI3_IRQn},
  189. {GPIO_PIN_4, EXTI4_IRQn},
  190. {GPIO_PIN_5, EXTI5_9_IRQn},
  191. {GPIO_PIN_6, EXTI5_9_IRQn},
  192. {GPIO_PIN_7, EXTI5_9_IRQn},
  193. {GPIO_PIN_8, EXTI5_9_IRQn},
  194. {GPIO_PIN_9, EXTI5_9_IRQn},
  195. {GPIO_PIN_10, EXTI10_15_IRQn},
  196. {GPIO_PIN_11, EXTI10_15_IRQn},
  197. {GPIO_PIN_12, EXTI10_15_IRQn},
  198. {GPIO_PIN_13, EXTI10_15_IRQn},
  199. {GPIO_PIN_14, EXTI10_15_IRQn},
  200. {GPIO_PIN_15, EXTI10_15_IRQn},
  201. };
  202. struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  203. {
  204. {-1, 0, RT_NULL, RT_NULL},
  205. {-1, 0, RT_NULL, RT_NULL},
  206. {-1, 0, RT_NULL, RT_NULL},
  207. {-1, 0, RT_NULL, RT_NULL},
  208. {-1, 0, RT_NULL, RT_NULL},
  209. {-1, 0, RT_NULL, RT_NULL},
  210. {-1, 0, RT_NULL, RT_NULL},
  211. {-1, 0, RT_NULL, RT_NULL},
  212. {-1, 0, RT_NULL, RT_NULL},
  213. {-1, 0, RT_NULL, RT_NULL},
  214. {-1, 0, RT_NULL, RT_NULL},
  215. {-1, 0, RT_NULL, RT_NULL},
  216. {-1, 0, RT_NULL, RT_NULL},
  217. {-1, 0, RT_NULL, RT_NULL},
  218. {-1, 0, RT_NULL, RT_NULL},
  219. {-1, 0, RT_NULL, RT_NULL},
  220. };
  221. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  222. const struct pin_index *get_pin(rt_uint8_t pin)
  223. {
  224. const struct pin_index *index;
  225. if (pin < ITEM_NUM(pins))
  226. {
  227. index = &pins[pin];
  228. if (index->index == -1)
  229. index = RT_NULL;
  230. }
  231. else
  232. {
  233. index = RT_NULL;
  234. }
  235. return index;
  236. };
  237. void gd32_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  238. {
  239. const struct pin_index *index;
  240. rt_uint32_t pin_mode;
  241. index = get_pin(pin);
  242. if (index == RT_NULL)
  243. {
  244. return;
  245. }
  246. /* GPIO Periph clock enable */
  247. rcu_periph_clock_enable(index->clk);
  248. pin_mode = GPIO_MODE_OUT_PP;
  249. switch(mode)
  250. {
  251. case PIN_MODE_OUTPUT:
  252. /* output setting */
  253. pin_mode = GPIO_MODE_OUT_PP;
  254. break;
  255. case PIN_MODE_OUTPUT_OD:
  256. /* output setting: od. */
  257. pin_mode = GPIO_MODE_OUT_OD;
  258. break;
  259. case PIN_MODE_INPUT:
  260. /* input setting: not pull. */
  261. pin_mode = GPIO_MODE_IN_FLOATING;
  262. break;
  263. case PIN_MODE_INPUT_PULLUP:
  264. /* input setting: pull up. */
  265. pin_mode = GPIO_MODE_IPU;
  266. break;
  267. case PIN_MODE_INPUT_PULLDOWN:
  268. /* input setting: pull down. */
  269. pin_mode = GPIO_MODE_IPD;
  270. break;
  271. default:
  272. break;
  273. }
  274. gpio_init(index->gpio_periph, pin_mode, GPIO_OSPEED_50MHZ, index->pin);
  275. }
  276. void gd32_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  277. {
  278. const struct pin_index *index;
  279. index = get_pin(pin);
  280. if (index == RT_NULL)
  281. {
  282. return;
  283. }
  284. gpio_bit_write(index->gpio_periph, index->pin, (bit_status)value);
  285. }
  286. int gd32_pin_read(rt_device_t dev, rt_base_t pin)
  287. {
  288. int value;
  289. const struct pin_index *index;
  290. value = PIN_LOW;
  291. index = get_pin(pin);
  292. if (index == RT_NULL)
  293. {
  294. return value;
  295. }
  296. value = gpio_input_bit_get(index->gpio_periph, index->pin);
  297. return value;
  298. }
  299. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  300. {
  301. rt_uint8_t i;
  302. for (i = 0; i < 32; i++)
  303. {
  304. if ((0x01 << i) == bit)
  305. {
  306. return i;
  307. }
  308. }
  309. return -1;
  310. }
  311. rt_inline const struct pin_irq_map *get_pin_irq_map(rt_uint32_t pinbit)
  312. {
  313. rt_int32_t mapindex = bit2bitno(pinbit);
  314. if (mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  315. {
  316. return RT_NULL;
  317. }
  318. return &pin_irq_map[mapindex];
  319. };
  320. rt_err_t gd32_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  321. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  322. {
  323. const struct pin_index *index;
  324. rt_base_t level;
  325. rt_int32_t hdr_index = -1;
  326. index = get_pin(pin);
  327. if (index == RT_NULL)
  328. {
  329. return -RT_EINVAL;
  330. }
  331. hdr_index = bit2bitno(index->pin);
  332. if (hdr_index < 0 || hdr_index >= ITEM_NUM(pin_irq_map))
  333. {
  334. return -RT_EINVAL;
  335. }
  336. level = rt_hw_interrupt_disable();
  337. if (pin_irq_hdr_tab[hdr_index].pin == pin &&
  338. pin_irq_hdr_tab[hdr_index].hdr == hdr &&
  339. pin_irq_hdr_tab[hdr_index].mode == mode &&
  340. pin_irq_hdr_tab[hdr_index].args == args)
  341. {
  342. rt_hw_interrupt_enable(level);
  343. return RT_EOK;
  344. }
  345. if (pin_irq_hdr_tab[hdr_index].pin != -1)
  346. {
  347. rt_hw_interrupt_enable(level);
  348. return RT_EFULL;
  349. }
  350. pin_irq_hdr_tab[hdr_index].pin = pin;
  351. pin_irq_hdr_tab[hdr_index].hdr = hdr;
  352. pin_irq_hdr_tab[hdr_index].mode = mode;
  353. pin_irq_hdr_tab[hdr_index].args = args;
  354. rt_hw_interrupt_enable(level);
  355. return RT_EOK;
  356. }
  357. rt_err_t gd32_pin_detach_irq(struct rt_device *device, rt_int32_t pin)
  358. {
  359. const struct pin_index *index;
  360. rt_base_t level;
  361. rt_int32_t hdr_index = -1;
  362. index = get_pin(pin);
  363. if (index == RT_NULL)
  364. {
  365. return -RT_EINVAL;
  366. }
  367. hdr_index = bit2bitno(index->pin);
  368. if (hdr_index < 0 || hdr_index >= ITEM_NUM(pin_irq_map))
  369. {
  370. return -RT_EINVAL;
  371. }
  372. level = rt_hw_interrupt_disable();
  373. if (pin_irq_hdr_tab[hdr_index].pin == -1)
  374. {
  375. rt_hw_interrupt_enable(level);
  376. return RT_EOK;
  377. }
  378. pin_irq_hdr_tab[hdr_index].pin = -1;
  379. pin_irq_hdr_tab[hdr_index].hdr = RT_NULL;
  380. pin_irq_hdr_tab[hdr_index].mode = 0;
  381. pin_irq_hdr_tab[hdr_index].args = RT_NULL;
  382. rt_hw_interrupt_enable(level);
  383. return RT_EOK;
  384. }
  385. rt_err_t gd32_pin_irq_enable(struct rt_device *device, rt_base_t pin, rt_uint32_t enabled)
  386. {
  387. const struct pin_index *index;
  388. const struct pin_irq_map *irqmap;
  389. rt_base_t level;
  390. rt_int32_t hdr_index = -1;
  391. exti_trig_type_enum trigger_mode;
  392. index = get_pin(pin);
  393. if (index == RT_NULL)
  394. {
  395. return -RT_EINVAL;
  396. }
  397. if (enabled == PIN_IRQ_ENABLE)
  398. {
  399. hdr_index = bit2bitno(index->pin);
  400. if (hdr_index < 0 || hdr_index >= ITEM_NUM(pin_irq_map))
  401. {
  402. return -RT_EINVAL;
  403. }
  404. level = rt_hw_interrupt_disable();
  405. if (pin_irq_hdr_tab[hdr_index].pin == -1)
  406. {
  407. rt_hw_interrupt_enable(level);
  408. return -RT_EINVAL;
  409. }
  410. irqmap = &pin_irq_map[hdr_index];
  411. switch (pin_irq_hdr_tab[hdr_index].mode)
  412. {
  413. case PIN_IRQ_MODE_RISING:
  414. trigger_mode = EXTI_TRIG_RISING;
  415. break;
  416. case PIN_IRQ_MODE_FALLING:
  417. trigger_mode = EXTI_TRIG_FALLING;
  418. break;
  419. case PIN_IRQ_MODE_RISING_FALLING:
  420. trigger_mode = EXTI_TRIG_BOTH;
  421. break;
  422. default:
  423. rt_hw_interrupt_enable(level);
  424. return -RT_EINVAL;
  425. }
  426. rcu_periph_clock_enable(RCU_AF);
  427. /* enable and set interrupt priority */
  428. nvic_irq_enable(irqmap->irqno, 5U, 0U);
  429. /* connect EXTI line to GPIO pin */
  430. gpio_exti_source_select(index->port_src, index->pin_src);
  431. /* configure EXTI line */
  432. exti_init((exti_line_enum)(index->pin), EXTI_INTERRUPT, trigger_mode);
  433. exti_interrupt_flag_clear((exti_line_enum)(index->pin));
  434. rt_hw_interrupt_enable(level);
  435. }
  436. else if (enabled == PIN_IRQ_DISABLE)
  437. {
  438. irqmap = get_pin_irq_map(index->pin);
  439. if (irqmap == RT_NULL)
  440. {
  441. return -RT_EINVAL;
  442. }
  443. nvic_irq_disable(irqmap->irqno);
  444. }
  445. else
  446. {
  447. return -RT_EINVAL;
  448. }
  449. return RT_EOK;
  450. }
  451. const static struct rt_pin_ops _gd32_pin_ops =
  452. {
  453. gd32_pin_mode,
  454. gd32_pin_write,
  455. gd32_pin_read,
  456. gd32_pin_attach_irq,
  457. gd32_pin_detach_irq,
  458. gd32_pin_irq_enable,
  459. RT_NULL,
  460. };
  461. int rt_hw_pin_init(void)
  462. {
  463. int result;
  464. result = rt_device_pin_register("pin", &_gd32_pin_ops, RT_NULL);
  465. return result;
  466. }
  467. INIT_BOARD_EXPORT(rt_hw_pin_init);
  468. rt_inline void pin_irq_hdr(int irqno)
  469. {
  470. if (pin_irq_hdr_tab[irqno].hdr)
  471. {
  472. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  473. }
  474. }
  475. void GD32_GPIO_EXTI_IRQHandler(rt_int8_t exti_line)
  476. {
  477. if(RESET != exti_interrupt_flag_get((exti_line_enum)(1 << exti_line)))
  478. {
  479. pin_irq_hdr(exti_line);
  480. exti_interrupt_flag_clear((exti_line_enum)(1 << exti_line));
  481. }
  482. }
  483. void EXTI0_IRQHandler(void)
  484. {
  485. rt_interrupt_enter();
  486. GD32_GPIO_EXTI_IRQHandler(0);
  487. rt_interrupt_leave();
  488. }
  489. void EXTI1_IRQHandler(void)
  490. {
  491. rt_interrupt_enter();
  492. GD32_GPIO_EXTI_IRQHandler(1);
  493. rt_interrupt_leave();
  494. }
  495. void EXTI2_IRQHandler(void)
  496. {
  497. rt_interrupt_enter();
  498. GD32_GPIO_EXTI_IRQHandler(2);
  499. rt_interrupt_leave();
  500. }
  501. void EXTI3_IRQHandler(void)
  502. {
  503. rt_interrupt_enter();
  504. GD32_GPIO_EXTI_IRQHandler(3);
  505. rt_interrupt_leave();
  506. }
  507. void EXTI4_IRQHandler(void)
  508. {
  509. rt_interrupt_enter();
  510. GD32_GPIO_EXTI_IRQHandler(4);
  511. rt_interrupt_leave();
  512. }
  513. void EXTI5_9_IRQHandler(void)
  514. {
  515. rt_interrupt_enter();
  516. GD32_GPIO_EXTI_IRQHandler(5);
  517. GD32_GPIO_EXTI_IRQHandler(6);
  518. GD32_GPIO_EXTI_IRQHandler(7);
  519. GD32_GPIO_EXTI_IRQHandler(8);
  520. GD32_GPIO_EXTI_IRQHandler(9);
  521. rt_interrupt_leave();
  522. }
  523. void EXTI10_15_IRQHandler(void)
  524. {
  525. rt_interrupt_enter();
  526. GD32_GPIO_EXTI_IRQHandler(10);
  527. GD32_GPIO_EXTI_IRQHandler(11);
  528. GD32_GPIO_EXTI_IRQHandler(12);
  529. GD32_GPIO_EXTI_IRQHandler(13);
  530. GD32_GPIO_EXTI_IRQHandler(14);
  531. GD32_GPIO_EXTI_IRQHandler(15);
  532. rt_interrupt_leave();
  533. }
  534. #endif