drv_pin.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-03-13 Liuguang the first version.
  9. * 2018-03-19 Liuguang add GPIO interrupt mode support.
  10. * 2018-11-30 yangjie The first version for LPC54114
  11. * 2019-07-20 Magicoe The first version for LPC55S6x
  12. */
  13. #include "drv_pin.h"
  14. #include "fsl_common.h"
  15. #include "fsl_iocon.h"
  16. #include "fsl_gpio.h"
  17. #include "fsl_gint.h"
  18. #include "fsl_pint.h"
  19. #include "fsl_inputmux.h"
  20. #ifdef RT_USING_PIN
  21. #if defined(FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL) && FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL
  22. #error "Please don't define 'FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL'!"
  23. #endif
  24. #define get_port(x) ((x-1) / 32)
  25. #define get_pin(x) ((x-1) % 32)
  26. #define PIN_MAX_VAL 64
  27. #define IRQ_MAX_VAL 8
  28. struct lpc_pin
  29. {
  30. rt_uint16_t pin;
  31. GPIO_Type *gpio;
  32. rt_uint8_t gpio_port;
  33. rt_uint32_t gpio_pin;
  34. };
  35. #define __ARRAY_LEN(array) (sizeof(array)/sizeof(array[0]))
  36. #define __LPC55S69_PIN_DEFAULT {0, 0, 0, 0}
  37. #define __LPC55S69_PIN(INDEX, REG, PORT, PIN) {INDEX, REG, PORT, PIN}
  38. static struct rt_pin_ops lpc_pin_ops;
  39. static struct lpc_pin lpc_pin_map[] =
  40. {
  41. __LPC55S69_PIN_DEFAULT,
  42. /* PIO0 / GPIO0 */
  43. __LPC55S69_PIN( 1, GPIO, 0, 0), /* PIO0_00 */
  44. __LPC55S69_PIN( 2, GPIO, 0, 1), /* PIO0_01 */
  45. __LPC55S69_PIN( 3, GPIO, 0, 2), /* PIO0_02 */
  46. __LPC55S69_PIN( 4, GPIO, 0, 3), /* PIO0_04 */
  47. __LPC55S69_PIN( 5, GPIO, 0, 4), /* PIO0_04 */
  48. __LPC55S69_PIN( 6, GPIO, 0, 5), /* PIO0_05 */
  49. __LPC55S69_PIN( 7, GPIO, 0, 6), /* PIO0_06 */
  50. __LPC55S69_PIN( 8, GPIO, 0, 7), /* PIO0_07 */
  51. __LPC55S69_PIN( 9, GPIO, 0, 8), /* PIO0_08 */
  52. __LPC55S69_PIN(10, GPIO, 0, 9), /* PIO0_09 */
  53. __LPC55S69_PIN(11, GPIO, 0, 10), /* PIO0_10 */
  54. __LPC55S69_PIN(12, GPIO, 0, 11), /* PIO0_11 */
  55. __LPC55S69_PIN(13, GPIO, 0, 12), /* PIO0_12 */
  56. __LPC55S69_PIN(14, GPIO, 0, 13), /* PIO0_13 */
  57. __LPC55S69_PIN(15, GPIO, 0, 14), /* PIO0_14 */
  58. __LPC55S69_PIN(16, GPIO, 0, 15), /* PIO0_15 */
  59. __LPC55S69_PIN(17, GPIO, 0, 16), /* PIO0_16 */
  60. __LPC55S69_PIN(18, GPIO, 0, 17), /* PIO0_17 */
  61. __LPC55S69_PIN(19, GPIO, 0, 18), /* PIO0_18 */
  62. __LPC55S69_PIN(20, GPIO, 0, 19), /* PIO0_19 */
  63. __LPC55S69_PIN(21, GPIO, 0, 20), /* PIO0_20 */
  64. __LPC55S69_PIN(22, GPIO, 0, 21), /* PIO0_21 */
  65. __LPC55S69_PIN(23, GPIO, 0, 22), /* PIO0_22 */
  66. __LPC55S69_PIN(24, GPIO, 0, 23), /* PIO0_23 */
  67. __LPC55S69_PIN(25, GPIO, 0, 24), /* PIO0_24 */
  68. __LPC55S69_PIN(26, GPIO, 0, 25), /* PIO0_25 */
  69. __LPC55S69_PIN(27, GPIO, 0, 26), /* PIO0_26 */
  70. __LPC55S69_PIN(28, GPIO, 0, 27), /* PIO0_27 */
  71. __LPC55S69_PIN(29, GPIO, 0, 28), /* PIO0_28 */
  72. __LPC55S69_PIN(30, GPIO, 0, 29), /* PIO0_29 */
  73. __LPC55S69_PIN(31, GPIO, 0, 30), /* PIO0_30 */
  74. __LPC55S69_PIN(32, GPIO, 0, 31), /* PIO0_31 */
  75. /* PIO1 / GPIO, 1 */
  76. __LPC55S69_PIN(33, GPIO, 1, 0), /* PIO1_00 */
  77. __LPC55S69_PIN(34, GPIO, 1, 1), /* PIO1_01 */
  78. __LPC55S69_PIN(35, GPIO, 1, 2), /* PIO1_02 */
  79. __LPC55S69_PIN(36, GPIO, 1, 3), /* PIO1_03 */
  80. __LPC55S69_PIN(37, GPIO, 1, 4), /* PIO1_04 */
  81. __LPC55S69_PIN(38, GPIO, 1, 5), /* PIO1_05 */
  82. __LPC55S69_PIN(39, GPIO, 1, 6), /* PIO1_06 */
  83. __LPC55S69_PIN(40, GPIO, 1, 7), /* PIO1_07 */
  84. __LPC55S69_PIN(41, GPIO, 1, 8), /* PIO1_08 */
  85. __LPC55S69_PIN(42, GPIO, 1, 9), /* PIO1_09 */
  86. __LPC55S69_PIN(43, GPIO, 1, 10), /* PIO1_10 */
  87. __LPC55S69_PIN(44, GPIO, 1, 11), /* PIO1_11 */
  88. __LPC55S69_PIN(45, GPIO, 1, 12), /* PIO1_12 */
  89. __LPC55S69_PIN(46, GPIO, 1, 13), /* PIO1_13 */
  90. __LPC55S69_PIN(47, GPIO, 1, 14), /* PIO1_14 */
  91. __LPC55S69_PIN(48, GPIO, 1, 15), /* PIO1_15 */
  92. __LPC55S69_PIN(49, GPIO, 1, 16), /* PIO1_16 */
  93. __LPC55S69_PIN(50, GPIO, 1, 17), /* PIO1_17 */
  94. __LPC55S69_PIN(51, GPIO, 1, 18), /* PIO1_18 */
  95. __LPC55S69_PIN(52, GPIO, 1, 19), /* PIO1_19 */
  96. __LPC55S69_PIN(53, GPIO, 1, 20), /* PIO1_20 */
  97. __LPC55S69_PIN(54, GPIO, 1, 21), /* PIO1_21 */
  98. __LPC55S69_PIN(55, GPIO, 1, 22), /* PIO1_22 */
  99. __LPC55S69_PIN(56, GPIO, 1, 23), /* PIO1_23 */
  100. __LPC55S69_PIN(57, GPIO, 1, 24), /* PIO1_24 */
  101. __LPC55S69_PIN(58, GPIO, 1, 25), /* PIO1_25 */
  102. __LPC55S69_PIN(59, GPIO, 1, 26), /* PIO1_26 */
  103. __LPC55S69_PIN(60, GPIO, 1, 27), /* PIO1_27 */
  104. __LPC55S69_PIN(61, GPIO, 1, 28), /* PIO1_28 */
  105. __LPC55S69_PIN(62, GPIO, 1, 29), /* PIO1_29 */
  106. __LPC55S69_PIN(63, GPIO, 1, 30), /* PIO1_30 */
  107. __LPC55S69_PIN(64, GPIO, 1, 31), /* PIO1_31 */
  108. };
  109. struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  110. {
  111. {-1, 0, RT_NULL, RT_NULL},
  112. {-1, 0, RT_NULL, RT_NULL},
  113. {-1, 0, RT_NULL, RT_NULL},
  114. {-1, 0, RT_NULL, RT_NULL},
  115. {-1, 0, RT_NULL, RT_NULL},
  116. {-1, 0, RT_NULL, RT_NULL},
  117. {-1, 0, RT_NULL, RT_NULL},
  118. {-1, 0, RT_NULL, RT_NULL},
  119. };
  120. static void lpc_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  121. {
  122. int dir;
  123. uint32_t pin_cfg;
  124. if ((pin > __ARRAY_LEN(lpc_pin_map)) || (pin == 0))
  125. {
  126. return;
  127. }
  128. switch (mode)
  129. {
  130. case PIN_MODE_OUTPUT:
  131. {
  132. dir = kGPIO_DigitalOutput;
  133. pin_cfg = IOCON_FUNC0 | IOCON_DIGITAL_EN | IOCON_MODE_PULLUP;
  134. }
  135. break;
  136. case PIN_MODE_INPUT:
  137. {
  138. dir = kGPIO_DigitalInput;
  139. pin_cfg = IOCON_FUNC0 | IOCON_INPFILT_OFF | IOCON_DIGITAL_EN;
  140. }
  141. break;
  142. case PIN_MODE_INPUT_PULLDOWN:
  143. {
  144. dir = kGPIO_DigitalInput;
  145. pin_cfg = IOCON_FUNC0 | IOCON_INPFILT_OFF | IOCON_DIGITAL_EN | IOCON_MODE_PULLDOWN;
  146. }
  147. break;
  148. case PIN_MODE_INPUT_PULLUP:
  149. {
  150. dir = kGPIO_DigitalInput;
  151. pin_cfg = IOCON_FUNC0 | IOCON_INPFILT_OFF | IOCON_DIGITAL_EN | IOCON_MODE_PULLUP;
  152. }
  153. break;
  154. case PIN_MODE_OUTPUT_OD:
  155. {
  156. dir = kGPIO_DigitalOutput;
  157. pin_cfg = IOCON_FUNC0 | IOCON_OPENDRAIN_EN | IOCON_DIGITAL_EN;
  158. }
  159. break;
  160. }
  161. /* Enable IOCON Clock */
  162. CLOCK_EnableClock(kCLOCK_Iocon);
  163. IOCON->PIO[lpc_pin_map[pin].gpio_port][lpc_pin_map[pin].gpio_pin] = pin_cfg;
  164. /* Disable IOCON Clock -- To Save Power */
  165. CLOCK_DisableClock(kCLOCK_Iocon);
  166. gpio_pin_config_t pin_config = {(gpio_pin_direction_t)dir, 1};
  167. GPIO_PinInit(GPIO, lpc_pin_map[pin].gpio_port, lpc_pin_map[pin].gpio_pin, &pin_config);
  168. }
  169. static void lpc_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  170. {
  171. if ((pin > __ARRAY_LEN(lpc_pin_map)) || (pin == 0))
  172. {
  173. return;
  174. }
  175. GPIO_PinWrite(lpc_pin_map[pin].gpio, lpc_pin_map[pin].gpio_port, lpc_pin_map[pin].gpio_pin, value);
  176. }
  177. static rt_int8_t lpc_pin_read(rt_device_t dev, rt_base_t pin)
  178. {
  179. int value;
  180. if ((pin > __ARRAY_LEN(lpc_pin_map)) || (pin == 0))
  181. {
  182. return -RT_ERROR;
  183. }
  184. value = GPIO_PinRead(lpc_pin_map[pin].gpio, lpc_pin_map[pin].gpio_port, lpc_pin_map[pin].gpio_pin);
  185. return value;
  186. }
  187. static void pin_irq_hdr(pint_pin_int_t pintr, uint32_t pmatch_status)
  188. {
  189. int irqno = 0;
  190. for(irqno = 0; irqno < IRQ_MAX_VAL; irqno ++)
  191. {
  192. if((irqno) == pintr)
  193. {
  194. break;
  195. }
  196. }
  197. if(irqno >= IRQ_MAX_VAL)
  198. return;
  199. if (pin_irq_hdr_tab[irqno].hdr)
  200. {
  201. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  202. }
  203. }
  204. void callback(pint_pin_int_t pintr, uint32_t pmatch_status)
  205. {
  206. pin_irq_hdr(pintr, pmatch_status);
  207. }
  208. /* IRQ handler functions overloading weak symbols in the startup */
  209. void PIN_INT0_IRQHandler(void)
  210. {
  211. uint32_t pmstatus;
  212. /* Reset pattern match detection */
  213. pmstatus = PINT_PatternMatchResetDetectLogic(PINT);
  214. pin_irq_hdr(kPINT_PinInt0, pmstatus);
  215. if ((PINT->ISEL & 0x1U) == 0x0U)
  216. {
  217. /* Edge sensitive: clear Pin interrupt after callback */
  218. PINT_PinInterruptClrStatus(PINT, kPINT_PinInt0);
  219. }
  220. }
  221. static rt_err_t lpc_pin_attach_irq(struct rt_device *device,
  222. rt_base_t pin,
  223. rt_uint8_t mode,
  224. void (*hdr)(void *args),
  225. void *args)
  226. {
  227. int trigger_mode, pin_initx, pintsel, pin_cfg, i;
  228. if ((pin > __ARRAY_LEN(lpc_pin_map)) || (pin == 0))
  229. {
  230. return -RT_ERROR;
  231. }
  232. switch (mode)
  233. {
  234. case PIN_IRQ_MODE_RISING:
  235. trigger_mode = kPINT_PinIntEnableRiseEdge;
  236. break;
  237. case PIN_IRQ_MODE_FALLING:
  238. trigger_mode = kPINT_PinIntEnableFallEdge;
  239. break;
  240. case PIN_IRQ_MODE_RISING_FALLING:
  241. trigger_mode = kPINT_PinIntEnableBothEdges;
  242. break;
  243. case PIN_IRQ_MODE_HIGH_LEVEL:
  244. trigger_mode = kPINT_PinIntEnableHighLevel;
  245. break;
  246. case PIN_IRQ_MODE_LOW_LEVEL:
  247. trigger_mode = kPINT_PinIntEnableLowLevel;
  248. break;
  249. }
  250. /* Get inputmux_connection_t */
  251. pintsel = (pin - 1 + (0xC0U << 20));
  252. for(i = 0; i < IRQ_MAX_VAL; i++)
  253. {
  254. if(pin_irq_hdr_tab[i].pin == -1)
  255. {
  256. pin_initx = kPINT_PinInt0 + i;
  257. pin_irq_hdr_tab[i].pin = pin;
  258. pin_irq_hdr_tab[i].mode = trigger_mode;
  259. pin_irq_hdr_tab[i].hdr = hdr;
  260. pin_irq_hdr_tab[i].args = args;
  261. break;
  262. }
  263. }
  264. if(i >= IRQ_MAX_VAL)
  265. return -RT_ERROR;
  266. /* Initialize PINT */
  267. PINT_Init(PINT);
  268. /* Enable Input and IOCon clk */
  269. /* AttachSignal */
  270. /* Connect trigger sources to PINT */
  271. INPUTMUX_Init(INPUTMUX);
  272. INPUTMUX_AttachSignal(INPUTMUX, i, (inputmux_connection_t)pintsel);
  273. /* Turnoff clock to inputmux to save power. Clock is only needed to make changes */
  274. INPUTMUX_Deinit(INPUTMUX);
  275. pin_cfg = ((IOCON->PIO[lpc_pin_map[pin].gpio_port][lpc_pin_map[pin].gpio_pin] &
  276. (~(IOCON_PIO_FUNC_MASK | IOCON_PIO_DIGIMODE_MASK | IOCON_PIO_FILTEROFF_MASK))) /* Mask bits to zero which are setting */
  277. | IOCON_PIO_FUNC(0) /* Selects pin function.: PORT18 (pin 28) is configured as PIO1_8 */
  278. | IOCON_PIO_DIGIMODE(1) /* Select Analog/Digital mode.: Digital mode. */
  279. | IOCON_PIO_FILTEROFF(0)); /* Controls input glitch filter.: Filter enabled. Noise pulses below approximately 10 ns are filtered out. */
  280. IOCON_PinMuxSet(IOCON, lpc_pin_map[pin].gpio_port, lpc_pin_map[pin].gpio_pin, pin_cfg);
  281. /* PINT_PinInterruptConfig */
  282. PINT_PinInterruptConfig(PINT, (pint_pin_int_t)pin_initx, (pint_pin_enable_t)(pin_irq_hdr_tab[i].mode), callback);
  283. /* Enable callbacks for PINTx by Index */
  284. PINT_EnableCallbackByIndex(PINT, (pint_pin_int_t)pin_initx);
  285. return RT_EOK;
  286. }
  287. static rt_err_t lpc_pin_detach_irq(struct rt_device *device, rt_base_t pin)
  288. {
  289. int i;
  290. if ((pin > __ARRAY_LEN(lpc_pin_map)) || (pin == 0))
  291. {
  292. return -RT_ERROR;
  293. }
  294. for(i = 0; i < IRQ_MAX_VAL; i++)
  295. {
  296. if(pin_irq_hdr_tab[i].pin == pin)
  297. {
  298. pin_irq_hdr_tab[i].pin = -1;
  299. pin_irq_hdr_tab[i].hdr = RT_NULL;
  300. pin_irq_hdr_tab[i].mode = 0;
  301. pin_irq_hdr_tab[i].args = RT_NULL;
  302. break;
  303. }
  304. }
  305. return RT_EOK;
  306. }
  307. static rt_err_t lpc_pin_irq_enable(struct rt_device *device, rt_base_t pin, rt_uint8_t enabled)
  308. {
  309. int irqn_type, i;
  310. if ((pin > __ARRAY_LEN(lpc_pin_map)) || (pin == 0))
  311. {
  312. return -RT_ERROR;
  313. }
  314. for(i = 0; i < IRQ_MAX_VAL; i++)
  315. {
  316. if(pin_irq_hdr_tab[i].pin == pin)
  317. {
  318. switch(i)
  319. {
  320. case 0: irqn_type = PIN_INT0_IRQn; break;
  321. case 1: irqn_type = PIN_INT1_IRQn; break;
  322. case 2: irqn_type = PIN_INT2_IRQn; break;
  323. case 3: irqn_type = PIN_INT3_IRQn; break;
  324. case 4: irqn_type = PIN_INT4_IRQn; break;
  325. case 5: irqn_type = PIN_INT5_IRQn; break;
  326. case 6: irqn_type = PIN_INT6_IRQn; break;
  327. case 7: irqn_type = PIN_INT7_IRQn; break;
  328. default:break;
  329. }
  330. if(enabled)
  331. {
  332. /* PINT_EnableCallback */
  333. PINT_PinInterruptClrStatusAll(PINT);
  334. NVIC_ClearPendingIRQ((IRQn_Type)irqn_type);
  335. PINT_PinInterruptClrStatus(PINT, (pint_pin_int_t)(kPINT_PinInt0 + i));
  336. EnableIRQ((IRQn_Type)irqn_type);
  337. }
  338. else
  339. {
  340. /* PINT_DisableCallback */
  341. DisableIRQ((IRQn_Type)irqn_type);
  342. PINT_PinInterruptClrStatus(PINT, (pint_pin_int_t)(kPINT_PinInt0 + i));
  343. NVIC_ClearPendingIRQ((IRQn_Type)irqn_type);
  344. }
  345. break;
  346. }
  347. }
  348. if(i >= IRQ_MAX_VAL)
  349. return -RT_ERROR;
  350. return RT_EOK;
  351. }
  352. int rt_hw_pin_init(void)
  353. {
  354. int ret = RT_EOK;
  355. lpc_pin_ops.pin_mode = lpc_pin_mode;
  356. lpc_pin_ops.pin_read = lpc_pin_read;
  357. lpc_pin_ops.pin_write = lpc_pin_write;
  358. lpc_pin_ops.pin_attach_irq = lpc_pin_attach_irq;
  359. lpc_pin_ops.pin_detach_irq = lpc_pin_detach_irq;
  360. lpc_pin_ops.pin_irq_enable = lpc_pin_irq_enable;
  361. lpc_pin_ops.pin_get = RT_NULL,
  362. ret = rt_device_pin_register("pin", &lpc_pin_ops, RT_NULL);
  363. return ret;
  364. }
  365. INIT_BOARD_EXPORT(rt_hw_pin_init);
  366. #endif /*RT_USING_PIN */
  367. // end file