MK64F12_lptmr.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629
  1. /*
  2. * Copyright (c) 2014, Freescale Semiconductor, Inc.
  3. * All rights reserved.
  4. *
  5. * THIS SOFTWARE IS PROVIDED BY FREESCALE "AS IS" AND ANY EXPRESS OR IMPLIED
  6. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  7. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT
  8. * SHALL FREESCALE BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  9. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT
  10. * OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  11. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  12. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  13. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
  14. * OF SUCH DAMAGE.
  15. */
  16. /*
  17. * WARNING! DO NOT EDIT THIS FILE DIRECTLY!
  18. *
  19. * This file was generated automatically and any changes may be lost.
  20. */
  21. #ifndef __HW_LPTMR_REGISTERS_H__
  22. #define __HW_LPTMR_REGISTERS_H__
  23. #include "regs.h"
  24. /*
  25. * MK64F12 LPTMR
  26. *
  27. * Low Power Timer
  28. *
  29. * Registers defined in this header file:
  30. * - HW_LPTMR_CSR - Low Power Timer Control Status Register
  31. * - HW_LPTMR_PSR - Low Power Timer Prescale Register
  32. * - HW_LPTMR_CMR - Low Power Timer Compare Register
  33. * - HW_LPTMR_CNR - Low Power Timer Counter Register
  34. *
  35. * - hw_lptmr_t - Struct containing all module registers.
  36. */
  37. //! @name Module base addresses
  38. //@{
  39. #ifndef REGS_LPTMR_BASE
  40. #define HW_LPTMR_INSTANCE_COUNT (1U) //!< Number of instances of the LPTMR module.
  41. #define REGS_LPTMR_BASE (0x40040000U) //!< Base address for LPTMR0.
  42. #endif
  43. //@}
  44. //-------------------------------------------------------------------------------------------
  45. // HW_LPTMR_CSR - Low Power Timer Control Status Register
  46. //-------------------------------------------------------------------------------------------
  47. #ifndef __LANGUAGE_ASM__
  48. /*!
  49. * @brief HW_LPTMR_CSR - Low Power Timer Control Status Register (RW)
  50. *
  51. * Reset value: 0x00000000U
  52. */
  53. typedef union _hw_lptmr_csr
  54. {
  55. uint32_t U;
  56. struct _hw_lptmr_csr_bitfields
  57. {
  58. uint32_t TEN : 1; //!< [0] Timer Enable
  59. uint32_t TMS : 1; //!< [1] Timer Mode Select
  60. uint32_t TFC : 1; //!< [2] Timer Free-Running Counter
  61. uint32_t TPP : 1; //!< [3] Timer Pin Polarity
  62. uint32_t TPS : 2; //!< [5:4] Timer Pin Select
  63. uint32_t TIE : 1; //!< [6] Timer Interrupt Enable
  64. uint32_t TCF : 1; //!< [7] Timer Compare Flag
  65. uint32_t RESERVED0 : 24; //!< [31:8]
  66. } B;
  67. } hw_lptmr_csr_t;
  68. #endif
  69. /*!
  70. * @name Constants and macros for entire LPTMR_CSR register
  71. */
  72. //@{
  73. #define HW_LPTMR_CSR_ADDR (REGS_LPTMR_BASE + 0x0U)
  74. #ifndef __LANGUAGE_ASM__
  75. #define HW_LPTMR_CSR (*(__IO hw_lptmr_csr_t *) HW_LPTMR_CSR_ADDR)
  76. #define HW_LPTMR_CSR_RD() (HW_LPTMR_CSR.U)
  77. #define HW_LPTMR_CSR_WR(v) (HW_LPTMR_CSR.U = (v))
  78. #define HW_LPTMR_CSR_SET(v) (HW_LPTMR_CSR_WR(HW_LPTMR_CSR_RD() | (v)))
  79. #define HW_LPTMR_CSR_CLR(v) (HW_LPTMR_CSR_WR(HW_LPTMR_CSR_RD() & ~(v)))
  80. #define HW_LPTMR_CSR_TOG(v) (HW_LPTMR_CSR_WR(HW_LPTMR_CSR_RD() ^ (v)))
  81. #endif
  82. //@}
  83. /*
  84. * Constants & macros for individual LPTMR_CSR bitfields
  85. */
  86. /*!
  87. * @name Register LPTMR_CSR, field TEN[0] (RW)
  88. *
  89. * When TEN is clear, it resets the LPTMR internal logic, including the CNR and
  90. * TCF. When TEN is set, the LPTMR is enabled. While writing 1 to this field,
  91. * CSR[5:1] must not be altered.
  92. *
  93. * Values:
  94. * - 0 - LPTMR is disabled and internal logic is reset.
  95. * - 1 - LPTMR is enabled.
  96. */
  97. //@{
  98. #define BP_LPTMR_CSR_TEN (0U) //!< Bit position for LPTMR_CSR_TEN.
  99. #define BM_LPTMR_CSR_TEN (0x00000001U) //!< Bit mask for LPTMR_CSR_TEN.
  100. #define BS_LPTMR_CSR_TEN (1U) //!< Bit field size in bits for LPTMR_CSR_TEN.
  101. #ifndef __LANGUAGE_ASM__
  102. //! @brief Read current value of the LPTMR_CSR_TEN field.
  103. #define BR_LPTMR_CSR_TEN (BITBAND_ACCESS32(HW_LPTMR_CSR_ADDR, BP_LPTMR_CSR_TEN))
  104. #endif
  105. //! @brief Format value for bitfield LPTMR_CSR_TEN.
  106. #define BF_LPTMR_CSR_TEN(v) (__REG_VALUE_TYPE((__REG_VALUE_TYPE((v), uint32_t) << BP_LPTMR_CSR_TEN), uint32_t) & BM_LPTMR_CSR_TEN)
  107. #ifndef __LANGUAGE_ASM__
  108. //! @brief Set the TEN field to a new value.
  109. #define BW_LPTMR_CSR_TEN(v) (BITBAND_ACCESS32(HW_LPTMR_CSR_ADDR, BP_LPTMR_CSR_TEN) = (v))
  110. #endif
  111. //@}
  112. /*!
  113. * @name Register LPTMR_CSR, field TMS[1] (RW)
  114. *
  115. * Configures the mode of the LPTMR. TMS must be altered only when the LPTMR is
  116. * disabled.
  117. *
  118. * Values:
  119. * - 0 - Time Counter mode.
  120. * - 1 - Pulse Counter mode.
  121. */
  122. //@{
  123. #define BP_LPTMR_CSR_TMS (1U) //!< Bit position for LPTMR_CSR_TMS.
  124. #define BM_LPTMR_CSR_TMS (0x00000002U) //!< Bit mask for LPTMR_CSR_TMS.
  125. #define BS_LPTMR_CSR_TMS (1U) //!< Bit field size in bits for LPTMR_CSR_TMS.
  126. #ifndef __LANGUAGE_ASM__
  127. //! @brief Read current value of the LPTMR_CSR_TMS field.
  128. #define BR_LPTMR_CSR_TMS (BITBAND_ACCESS32(HW_LPTMR_CSR_ADDR, BP_LPTMR_CSR_TMS))
  129. #endif
  130. //! @brief Format value for bitfield LPTMR_CSR_TMS.
  131. #define BF_LPTMR_CSR_TMS(v) (__REG_VALUE_TYPE((__REG_VALUE_TYPE((v), uint32_t) << BP_LPTMR_CSR_TMS), uint32_t) & BM_LPTMR_CSR_TMS)
  132. #ifndef __LANGUAGE_ASM__
  133. //! @brief Set the TMS field to a new value.
  134. #define BW_LPTMR_CSR_TMS(v) (BITBAND_ACCESS32(HW_LPTMR_CSR_ADDR, BP_LPTMR_CSR_TMS) = (v))
  135. #endif
  136. //@}
  137. /*!
  138. * @name Register LPTMR_CSR, field TFC[2] (RW)
  139. *
  140. * When clear, TFC configures the CNR to reset whenever TCF is set. When set,
  141. * TFC configures the CNR to reset on overflow. TFC must be altered only when the
  142. * LPTMR is disabled.
  143. *
  144. * Values:
  145. * - 0 - CNR is reset whenever TCF is set.
  146. * - 1 - CNR is reset on overflow.
  147. */
  148. //@{
  149. #define BP_LPTMR_CSR_TFC (2U) //!< Bit position for LPTMR_CSR_TFC.
  150. #define BM_LPTMR_CSR_TFC (0x00000004U) //!< Bit mask for LPTMR_CSR_TFC.
  151. #define BS_LPTMR_CSR_TFC (1U) //!< Bit field size in bits for LPTMR_CSR_TFC.
  152. #ifndef __LANGUAGE_ASM__
  153. //! @brief Read current value of the LPTMR_CSR_TFC field.
  154. #define BR_LPTMR_CSR_TFC (BITBAND_ACCESS32(HW_LPTMR_CSR_ADDR, BP_LPTMR_CSR_TFC))
  155. #endif
  156. //! @brief Format value for bitfield LPTMR_CSR_TFC.
  157. #define BF_LPTMR_CSR_TFC(v) (__REG_VALUE_TYPE((__REG_VALUE_TYPE((v), uint32_t) << BP_LPTMR_CSR_TFC), uint32_t) & BM_LPTMR_CSR_TFC)
  158. #ifndef __LANGUAGE_ASM__
  159. //! @brief Set the TFC field to a new value.
  160. #define BW_LPTMR_CSR_TFC(v) (BITBAND_ACCESS32(HW_LPTMR_CSR_ADDR, BP_LPTMR_CSR_TFC) = (v))
  161. #endif
  162. //@}
  163. /*!
  164. * @name Register LPTMR_CSR, field TPP[3] (RW)
  165. *
  166. * Configures the polarity of the input source in Pulse Counter mode. TPP must
  167. * be changed only when the LPTMR is disabled.
  168. *
  169. * Values:
  170. * - 0 - Pulse Counter input source is active-high, and the CNR will increment
  171. * on the rising-edge.
  172. * - 1 - Pulse Counter input source is active-low, and the CNR will increment on
  173. * the falling-edge.
  174. */
  175. //@{
  176. #define BP_LPTMR_CSR_TPP (3U) //!< Bit position for LPTMR_CSR_TPP.
  177. #define BM_LPTMR_CSR_TPP (0x00000008U) //!< Bit mask for LPTMR_CSR_TPP.
  178. #define BS_LPTMR_CSR_TPP (1U) //!< Bit field size in bits for LPTMR_CSR_TPP.
  179. #ifndef __LANGUAGE_ASM__
  180. //! @brief Read current value of the LPTMR_CSR_TPP field.
  181. #define BR_LPTMR_CSR_TPP (BITBAND_ACCESS32(HW_LPTMR_CSR_ADDR, BP_LPTMR_CSR_TPP))
  182. #endif
  183. //! @brief Format value for bitfield LPTMR_CSR_TPP.
  184. #define BF_LPTMR_CSR_TPP(v) (__REG_VALUE_TYPE((__REG_VALUE_TYPE((v), uint32_t) << BP_LPTMR_CSR_TPP), uint32_t) & BM_LPTMR_CSR_TPP)
  185. #ifndef __LANGUAGE_ASM__
  186. //! @brief Set the TPP field to a new value.
  187. #define BW_LPTMR_CSR_TPP(v) (BITBAND_ACCESS32(HW_LPTMR_CSR_ADDR, BP_LPTMR_CSR_TPP) = (v))
  188. #endif
  189. //@}
  190. /*!
  191. * @name Register LPTMR_CSR, field TPS[5:4] (RW)
  192. *
  193. * Configures the input source to be used in Pulse Counter mode. TPS must be
  194. * altered only when the LPTMR is disabled. The input connections vary by device.
  195. * See the chip configuration details for information on the connections to these
  196. * inputs.
  197. *
  198. * Values:
  199. * - 00 - Pulse counter input 0 is selected.
  200. * - 01 - Pulse counter input 1 is selected.
  201. * - 10 - Pulse counter input 2 is selected.
  202. * - 11 - Pulse counter input 3 is selected.
  203. */
  204. //@{
  205. #define BP_LPTMR_CSR_TPS (4U) //!< Bit position for LPTMR_CSR_TPS.
  206. #define BM_LPTMR_CSR_TPS (0x00000030U) //!< Bit mask for LPTMR_CSR_TPS.
  207. #define BS_LPTMR_CSR_TPS (2U) //!< Bit field size in bits for LPTMR_CSR_TPS.
  208. #ifndef __LANGUAGE_ASM__
  209. //! @brief Read current value of the LPTMR_CSR_TPS field.
  210. #define BR_LPTMR_CSR_TPS (HW_LPTMR_CSR.B.TPS)
  211. #endif
  212. //! @brief Format value for bitfield LPTMR_CSR_TPS.
  213. #define BF_LPTMR_CSR_TPS(v) (__REG_VALUE_TYPE((__REG_VALUE_TYPE((v), uint32_t) << BP_LPTMR_CSR_TPS), uint32_t) & BM_LPTMR_CSR_TPS)
  214. #ifndef __LANGUAGE_ASM__
  215. //! @brief Set the TPS field to a new value.
  216. #define BW_LPTMR_CSR_TPS(v) (HW_LPTMR_CSR_WR((HW_LPTMR_CSR_RD() & ~BM_LPTMR_CSR_TPS) | BF_LPTMR_CSR_TPS(v)))
  217. #endif
  218. //@}
  219. /*!
  220. * @name Register LPTMR_CSR, field TIE[6] (RW)
  221. *
  222. * When TIE is set, the LPTMR Interrupt is generated whenever TCF is also set.
  223. *
  224. * Values:
  225. * - 0 - Timer interrupt disabled.
  226. * - 1 - Timer interrupt enabled.
  227. */
  228. //@{
  229. #define BP_LPTMR_CSR_TIE (6U) //!< Bit position for LPTMR_CSR_TIE.
  230. #define BM_LPTMR_CSR_TIE (0x00000040U) //!< Bit mask for LPTMR_CSR_TIE.
  231. #define BS_LPTMR_CSR_TIE (1U) //!< Bit field size in bits for LPTMR_CSR_TIE.
  232. #ifndef __LANGUAGE_ASM__
  233. //! @brief Read current value of the LPTMR_CSR_TIE field.
  234. #define BR_LPTMR_CSR_TIE (BITBAND_ACCESS32(HW_LPTMR_CSR_ADDR, BP_LPTMR_CSR_TIE))
  235. #endif
  236. //! @brief Format value for bitfield LPTMR_CSR_TIE.
  237. #define BF_LPTMR_CSR_TIE(v) (__REG_VALUE_TYPE((__REG_VALUE_TYPE((v), uint32_t) << BP_LPTMR_CSR_TIE), uint32_t) & BM_LPTMR_CSR_TIE)
  238. #ifndef __LANGUAGE_ASM__
  239. //! @brief Set the TIE field to a new value.
  240. #define BW_LPTMR_CSR_TIE(v) (BITBAND_ACCESS32(HW_LPTMR_CSR_ADDR, BP_LPTMR_CSR_TIE) = (v))
  241. #endif
  242. //@}
  243. /*!
  244. * @name Register LPTMR_CSR, field TCF[7] (W1C)
  245. *
  246. * TCF is set when the LPTMR is enabled and the CNR equals the CMR and
  247. * increments. TCF is cleared when the LPTMR is disabled or a logic 1 is written to it.
  248. *
  249. * Values:
  250. * - 0 - The value of CNR is not equal to CMR and increments.
  251. * - 1 - The value of CNR is equal to CMR and increments.
  252. */
  253. //@{
  254. #define BP_LPTMR_CSR_TCF (7U) //!< Bit position for LPTMR_CSR_TCF.
  255. #define BM_LPTMR_CSR_TCF (0x00000080U) //!< Bit mask for LPTMR_CSR_TCF.
  256. #define BS_LPTMR_CSR_TCF (1U) //!< Bit field size in bits for LPTMR_CSR_TCF.
  257. #ifndef __LANGUAGE_ASM__
  258. //! @brief Read current value of the LPTMR_CSR_TCF field.
  259. #define BR_LPTMR_CSR_TCF (BITBAND_ACCESS32(HW_LPTMR_CSR_ADDR, BP_LPTMR_CSR_TCF))
  260. #endif
  261. //! @brief Format value for bitfield LPTMR_CSR_TCF.
  262. #define BF_LPTMR_CSR_TCF(v) (__REG_VALUE_TYPE((__REG_VALUE_TYPE((v), uint32_t) << BP_LPTMR_CSR_TCF), uint32_t) & BM_LPTMR_CSR_TCF)
  263. #ifndef __LANGUAGE_ASM__
  264. //! @brief Set the TCF field to a new value.
  265. #define BW_LPTMR_CSR_TCF(v) (BITBAND_ACCESS32(HW_LPTMR_CSR_ADDR, BP_LPTMR_CSR_TCF) = (v))
  266. #endif
  267. //@}
  268. //-------------------------------------------------------------------------------------------
  269. // HW_LPTMR_PSR - Low Power Timer Prescale Register
  270. //-------------------------------------------------------------------------------------------
  271. #ifndef __LANGUAGE_ASM__
  272. /*!
  273. * @brief HW_LPTMR_PSR - Low Power Timer Prescale Register (RW)
  274. *
  275. * Reset value: 0x00000000U
  276. */
  277. typedef union _hw_lptmr_psr
  278. {
  279. uint32_t U;
  280. struct _hw_lptmr_psr_bitfields
  281. {
  282. uint32_t PCS : 2; //!< [1:0] Prescaler Clock Select
  283. uint32_t PBYP : 1; //!< [2] Prescaler Bypass
  284. uint32_t PRESCALE : 4; //!< [6:3] Prescale Value
  285. uint32_t RESERVED0 : 25; //!< [31:7]
  286. } B;
  287. } hw_lptmr_psr_t;
  288. #endif
  289. /*!
  290. * @name Constants and macros for entire LPTMR_PSR register
  291. */
  292. //@{
  293. #define HW_LPTMR_PSR_ADDR (REGS_LPTMR_BASE + 0x4U)
  294. #ifndef __LANGUAGE_ASM__
  295. #define HW_LPTMR_PSR (*(__IO hw_lptmr_psr_t *) HW_LPTMR_PSR_ADDR)
  296. #define HW_LPTMR_PSR_RD() (HW_LPTMR_PSR.U)
  297. #define HW_LPTMR_PSR_WR(v) (HW_LPTMR_PSR.U = (v))
  298. #define HW_LPTMR_PSR_SET(v) (HW_LPTMR_PSR_WR(HW_LPTMR_PSR_RD() | (v)))
  299. #define HW_LPTMR_PSR_CLR(v) (HW_LPTMR_PSR_WR(HW_LPTMR_PSR_RD() & ~(v)))
  300. #define HW_LPTMR_PSR_TOG(v) (HW_LPTMR_PSR_WR(HW_LPTMR_PSR_RD() ^ (v)))
  301. #endif
  302. //@}
  303. /*
  304. * Constants & macros for individual LPTMR_PSR bitfields
  305. */
  306. /*!
  307. * @name Register LPTMR_PSR, field PCS[1:0] (RW)
  308. *
  309. * Selects the clock to be used by the LPTMR prescaler/glitch filter. PCS must
  310. * be altered only when the LPTMR is disabled. The clock connections vary by
  311. * device. See the chip configuration details for information on the connections to
  312. * these inputs.
  313. *
  314. * Values:
  315. * - 00 - Prescaler/glitch filter clock 0 selected.
  316. * - 01 - Prescaler/glitch filter clock 1 selected.
  317. * - 10 - Prescaler/glitch filter clock 2 selected.
  318. * - 11 - Prescaler/glitch filter clock 3 selected.
  319. */
  320. //@{
  321. #define BP_LPTMR_PSR_PCS (0U) //!< Bit position for LPTMR_PSR_PCS.
  322. #define BM_LPTMR_PSR_PCS (0x00000003U) //!< Bit mask for LPTMR_PSR_PCS.
  323. #define BS_LPTMR_PSR_PCS (2U) //!< Bit field size in bits for LPTMR_PSR_PCS.
  324. #ifndef __LANGUAGE_ASM__
  325. //! @brief Read current value of the LPTMR_PSR_PCS field.
  326. #define BR_LPTMR_PSR_PCS (HW_LPTMR_PSR.B.PCS)
  327. #endif
  328. //! @brief Format value for bitfield LPTMR_PSR_PCS.
  329. #define BF_LPTMR_PSR_PCS(v) (__REG_VALUE_TYPE((__REG_VALUE_TYPE((v), uint32_t) << BP_LPTMR_PSR_PCS), uint32_t) & BM_LPTMR_PSR_PCS)
  330. #ifndef __LANGUAGE_ASM__
  331. //! @brief Set the PCS field to a new value.
  332. #define BW_LPTMR_PSR_PCS(v) (HW_LPTMR_PSR_WR((HW_LPTMR_PSR_RD() & ~BM_LPTMR_PSR_PCS) | BF_LPTMR_PSR_PCS(v)))
  333. #endif
  334. //@}
  335. /*!
  336. * @name Register LPTMR_PSR, field PBYP[2] (RW)
  337. *
  338. * When PBYP is set, the selected prescaler clock in Time Counter mode or
  339. * selected input source in Pulse Counter mode directly clocks the CNR. When PBYP is
  340. * clear, the CNR is clocked by the output of the prescaler/glitch filter. PBYP
  341. * must be altered only when the LPTMR is disabled.
  342. *
  343. * Values:
  344. * - 0 - Prescaler/glitch filter is enabled.
  345. * - 1 - Prescaler/glitch filter is bypassed.
  346. */
  347. //@{
  348. #define BP_LPTMR_PSR_PBYP (2U) //!< Bit position for LPTMR_PSR_PBYP.
  349. #define BM_LPTMR_PSR_PBYP (0x00000004U) //!< Bit mask for LPTMR_PSR_PBYP.
  350. #define BS_LPTMR_PSR_PBYP (1U) //!< Bit field size in bits for LPTMR_PSR_PBYP.
  351. #ifndef __LANGUAGE_ASM__
  352. //! @brief Read current value of the LPTMR_PSR_PBYP field.
  353. #define BR_LPTMR_PSR_PBYP (BITBAND_ACCESS32(HW_LPTMR_PSR_ADDR, BP_LPTMR_PSR_PBYP))
  354. #endif
  355. //! @brief Format value for bitfield LPTMR_PSR_PBYP.
  356. #define BF_LPTMR_PSR_PBYP(v) (__REG_VALUE_TYPE((__REG_VALUE_TYPE((v), uint32_t) << BP_LPTMR_PSR_PBYP), uint32_t) & BM_LPTMR_PSR_PBYP)
  357. #ifndef __LANGUAGE_ASM__
  358. //! @brief Set the PBYP field to a new value.
  359. #define BW_LPTMR_PSR_PBYP(v) (BITBAND_ACCESS32(HW_LPTMR_PSR_ADDR, BP_LPTMR_PSR_PBYP) = (v))
  360. #endif
  361. //@}
  362. /*!
  363. * @name Register LPTMR_PSR, field PRESCALE[6:3] (RW)
  364. *
  365. * Configures the size of the Prescaler in Time Counter mode or width of the
  366. * glitch filter in Pulse Counter mode. PRESCALE must be altered only when the LPTMR
  367. * is disabled.
  368. *
  369. * Values:
  370. * - 0000 - Prescaler divides the prescaler clock by 2; glitch filter does not
  371. * support this configuration.
  372. * - 0001 - Prescaler divides the prescaler clock by 4; glitch filter recognizes
  373. * change on input pin after 2 rising clock edges.
  374. * - 0010 - Prescaler divides the prescaler clock by 8; glitch filter recognizes
  375. * change on input pin after 4 rising clock edges.
  376. * - 0011 - Prescaler divides the prescaler clock by 16; glitch filter
  377. * recognizes change on input pin after 8 rising clock edges.
  378. * - 0100 - Prescaler divides the prescaler clock by 32; glitch filter
  379. * recognizes change on input pin after 16 rising clock edges.
  380. * - 0101 - Prescaler divides the prescaler clock by 64; glitch filter
  381. * recognizes change on input pin after 32 rising clock edges.
  382. * - 0110 - Prescaler divides the prescaler clock by 128; glitch filter
  383. * recognizes change on input pin after 64 rising clock edges.
  384. * - 0111 - Prescaler divides the prescaler clock by 256; glitch filter
  385. * recognizes change on input pin after 128 rising clock edges.
  386. * - 1000 - Prescaler divides the prescaler clock by 512; glitch filter
  387. * recognizes change on input pin after 256 rising clock edges.
  388. * - 1001 - Prescaler divides the prescaler clock by 1024; glitch filter
  389. * recognizes change on input pin after 512 rising clock edges.
  390. * - 1010 - Prescaler divides the prescaler clock by 2048; glitch filter
  391. * recognizes change on input pin after 1024 rising clock edges.
  392. * - 1011 - Prescaler divides the prescaler clock by 4096; glitch filter
  393. * recognizes change on input pin after 2048 rising clock edges.
  394. * - 1100 - Prescaler divides the prescaler clock by 8192; glitch filter
  395. * recognizes change on input pin after 4096 rising clock edges.
  396. * - 1101 - Prescaler divides the prescaler clock by 16,384; glitch filter
  397. * recognizes change on input pin after 8192 rising clock edges.
  398. * - 1110 - Prescaler divides the prescaler clock by 32,768; glitch filter
  399. * recognizes change on input pin after 16,384 rising clock edges.
  400. * - 1111 - Prescaler divides the prescaler clock by 65,536; glitch filter
  401. * recognizes change on input pin after 32,768 rising clock edges.
  402. */
  403. //@{
  404. #define BP_LPTMR_PSR_PRESCALE (3U) //!< Bit position for LPTMR_PSR_PRESCALE.
  405. #define BM_LPTMR_PSR_PRESCALE (0x00000078U) //!< Bit mask for LPTMR_PSR_PRESCALE.
  406. #define BS_LPTMR_PSR_PRESCALE (4U) //!< Bit field size in bits for LPTMR_PSR_PRESCALE.
  407. #ifndef __LANGUAGE_ASM__
  408. //! @brief Read current value of the LPTMR_PSR_PRESCALE field.
  409. #define BR_LPTMR_PSR_PRESCALE (HW_LPTMR_PSR.B.PRESCALE)
  410. #endif
  411. //! @brief Format value for bitfield LPTMR_PSR_PRESCALE.
  412. #define BF_LPTMR_PSR_PRESCALE(v) (__REG_VALUE_TYPE((__REG_VALUE_TYPE((v), uint32_t) << BP_LPTMR_PSR_PRESCALE), uint32_t) & BM_LPTMR_PSR_PRESCALE)
  413. #ifndef __LANGUAGE_ASM__
  414. //! @brief Set the PRESCALE field to a new value.
  415. #define BW_LPTMR_PSR_PRESCALE(v) (HW_LPTMR_PSR_WR((HW_LPTMR_PSR_RD() & ~BM_LPTMR_PSR_PRESCALE) | BF_LPTMR_PSR_PRESCALE(v)))
  416. #endif
  417. //@}
  418. //-------------------------------------------------------------------------------------------
  419. // HW_LPTMR_CMR - Low Power Timer Compare Register
  420. //-------------------------------------------------------------------------------------------
  421. #ifndef __LANGUAGE_ASM__
  422. /*!
  423. * @brief HW_LPTMR_CMR - Low Power Timer Compare Register (RW)
  424. *
  425. * Reset value: 0x00000000U
  426. */
  427. typedef union _hw_lptmr_cmr
  428. {
  429. uint32_t U;
  430. struct _hw_lptmr_cmr_bitfields
  431. {
  432. uint32_t COMPARE : 16; //!< [15:0] Compare Value
  433. uint32_t RESERVED0 : 16; //!< [31:16]
  434. } B;
  435. } hw_lptmr_cmr_t;
  436. #endif
  437. /*!
  438. * @name Constants and macros for entire LPTMR_CMR register
  439. */
  440. //@{
  441. #define HW_LPTMR_CMR_ADDR (REGS_LPTMR_BASE + 0x8U)
  442. #ifndef __LANGUAGE_ASM__
  443. #define HW_LPTMR_CMR (*(__IO hw_lptmr_cmr_t *) HW_LPTMR_CMR_ADDR)
  444. #define HW_LPTMR_CMR_RD() (HW_LPTMR_CMR.U)
  445. #define HW_LPTMR_CMR_WR(v) (HW_LPTMR_CMR.U = (v))
  446. #define HW_LPTMR_CMR_SET(v) (HW_LPTMR_CMR_WR(HW_LPTMR_CMR_RD() | (v)))
  447. #define HW_LPTMR_CMR_CLR(v) (HW_LPTMR_CMR_WR(HW_LPTMR_CMR_RD() & ~(v)))
  448. #define HW_LPTMR_CMR_TOG(v) (HW_LPTMR_CMR_WR(HW_LPTMR_CMR_RD() ^ (v)))
  449. #endif
  450. //@}
  451. /*
  452. * Constants & macros for individual LPTMR_CMR bitfields
  453. */
  454. /*!
  455. * @name Register LPTMR_CMR, field COMPARE[15:0] (RW)
  456. *
  457. * When the LPTMR is enabled and the CNR equals the value in the CMR and
  458. * increments, TCF is set and the hardware trigger asserts until the next time the CNR
  459. * increments. If the CMR is 0, the hardware trigger will remain asserted until
  460. * the LPTMR is disabled. If the LPTMR is enabled, the CMR must be altered only
  461. * when TCF is set.
  462. */
  463. //@{
  464. #define BP_LPTMR_CMR_COMPARE (0U) //!< Bit position for LPTMR_CMR_COMPARE.
  465. #define BM_LPTMR_CMR_COMPARE (0x0000FFFFU) //!< Bit mask for LPTMR_CMR_COMPARE.
  466. #define BS_LPTMR_CMR_COMPARE (16U) //!< Bit field size in bits for LPTMR_CMR_COMPARE.
  467. #ifndef __LANGUAGE_ASM__
  468. //! @brief Read current value of the LPTMR_CMR_COMPARE field.
  469. #define BR_LPTMR_CMR_COMPARE (HW_LPTMR_CMR.B.COMPARE)
  470. #endif
  471. //! @brief Format value for bitfield LPTMR_CMR_COMPARE.
  472. #define BF_LPTMR_CMR_COMPARE(v) (__REG_VALUE_TYPE((__REG_VALUE_TYPE((v), uint32_t) << BP_LPTMR_CMR_COMPARE), uint32_t) & BM_LPTMR_CMR_COMPARE)
  473. #ifndef __LANGUAGE_ASM__
  474. //! @brief Set the COMPARE field to a new value.
  475. #define BW_LPTMR_CMR_COMPARE(v) (HW_LPTMR_CMR_WR((HW_LPTMR_CMR_RD() & ~BM_LPTMR_CMR_COMPARE) | BF_LPTMR_CMR_COMPARE(v)))
  476. #endif
  477. //@}
  478. //-------------------------------------------------------------------------------------------
  479. // HW_LPTMR_CNR - Low Power Timer Counter Register
  480. //-------------------------------------------------------------------------------------------
  481. #ifndef __LANGUAGE_ASM__
  482. /*!
  483. * @brief HW_LPTMR_CNR - Low Power Timer Counter Register (RW)
  484. *
  485. * Reset value: 0x00000000U
  486. */
  487. typedef union _hw_lptmr_cnr
  488. {
  489. uint32_t U;
  490. struct _hw_lptmr_cnr_bitfields
  491. {
  492. uint32_t COUNTER : 16; //!< [15:0] Counter Value
  493. uint32_t RESERVED0 : 16; //!< [31:16]
  494. } B;
  495. } hw_lptmr_cnr_t;
  496. #endif
  497. /*!
  498. * @name Constants and macros for entire LPTMR_CNR register
  499. */
  500. //@{
  501. #define HW_LPTMR_CNR_ADDR (REGS_LPTMR_BASE + 0xCU)
  502. #ifndef __LANGUAGE_ASM__
  503. #define HW_LPTMR_CNR (*(__IO hw_lptmr_cnr_t *) HW_LPTMR_CNR_ADDR)
  504. #define HW_LPTMR_CNR_RD() (HW_LPTMR_CNR.U)
  505. #define HW_LPTMR_CNR_WR(v) (HW_LPTMR_CNR.U = (v))
  506. #define HW_LPTMR_CNR_SET(v) (HW_LPTMR_CNR_WR(HW_LPTMR_CNR_RD() | (v)))
  507. #define HW_LPTMR_CNR_CLR(v) (HW_LPTMR_CNR_WR(HW_LPTMR_CNR_RD() & ~(v)))
  508. #define HW_LPTMR_CNR_TOG(v) (HW_LPTMR_CNR_WR(HW_LPTMR_CNR_RD() ^ (v)))
  509. #endif
  510. //@}
  511. /*
  512. * Constants & macros for individual LPTMR_CNR bitfields
  513. */
  514. /*!
  515. * @name Register LPTMR_CNR, field COUNTER[15:0] (RW)
  516. */
  517. //@{
  518. #define BP_LPTMR_CNR_COUNTER (0U) //!< Bit position for LPTMR_CNR_COUNTER.
  519. #define BM_LPTMR_CNR_COUNTER (0x0000FFFFU) //!< Bit mask for LPTMR_CNR_COUNTER.
  520. #define BS_LPTMR_CNR_COUNTER (16U) //!< Bit field size in bits for LPTMR_CNR_COUNTER.
  521. #ifndef __LANGUAGE_ASM__
  522. //! @brief Read current value of the LPTMR_CNR_COUNTER field.
  523. #define BR_LPTMR_CNR_COUNTER (HW_LPTMR_CNR.B.COUNTER)
  524. #endif
  525. //! @brief Format value for bitfield LPTMR_CNR_COUNTER.
  526. #define BF_LPTMR_CNR_COUNTER(v) (__REG_VALUE_TYPE((__REG_VALUE_TYPE((v), uint32_t) << BP_LPTMR_CNR_COUNTER), uint32_t) & BM_LPTMR_CNR_COUNTER)
  527. #ifndef __LANGUAGE_ASM__
  528. //! @brief Set the COUNTER field to a new value.
  529. #define BW_LPTMR_CNR_COUNTER(v) (HW_LPTMR_CNR_WR((HW_LPTMR_CNR_RD() & ~BM_LPTMR_CNR_COUNTER) | BF_LPTMR_CNR_COUNTER(v)))
  530. #endif
  531. //@}
  532. //-------------------------------------------------------------------------------------------
  533. // hw_lptmr_t - module struct
  534. //-------------------------------------------------------------------------------------------
  535. /*!
  536. * @brief All LPTMR module registers.
  537. */
  538. #ifndef __LANGUAGE_ASM__
  539. #pragma pack(1)
  540. typedef struct _hw_lptmr
  541. {
  542. __IO hw_lptmr_csr_t CSR; //!< [0x0] Low Power Timer Control Status Register
  543. __IO hw_lptmr_psr_t PSR; //!< [0x4] Low Power Timer Prescale Register
  544. __IO hw_lptmr_cmr_t CMR; //!< [0x8] Low Power Timer Compare Register
  545. __IO hw_lptmr_cnr_t CNR; //!< [0xC] Low Power Timer Counter Register
  546. } hw_lptmr_t;
  547. #pragma pack()
  548. //! @brief Macro to access all LPTMR registers.
  549. //! @return Reference (not a pointer) to the registers struct. To get a pointer to the struct,
  550. //! use the '&' operator, like <code>&HW_LPTMR</code>.
  551. #define HW_LPTMR (*(hw_lptmr_t *) REGS_LPTMR_BASE)
  552. #endif
  553. #endif // __HW_LPTMR_REGISTERS_H__
  554. // v22/130726/0.9
  555. // EOF