drv_gpio.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2019-07-29 zdzn first version
  9. */
  10. #include "raspi.h"
  11. #include "drv_gpio.h"
  12. #ifdef BSP_USING_PIN
  13. /*
  14. * gpio_int[0] for BANK0 (pins 0-27)
  15. * gpio_int[1] for BANK1 (pins 28-45)
  16. * gpio_int[2] for BANK2 (pins 46-53)
  17. */
  18. static struct gpio_irq_def _g_gpio_irq_tbl[GPIO_IRQ_NUM];
  19. void gpio_set_pud(rt_uint8_t pin, rt_uint8_t pud)
  20. {
  21. rt_uint8_t num = pin / 32;
  22. rt_uint8_t shift = pin % 32;
  23. BCM283X_GPIO_GPPUD = pud;
  24. DELAY_MICROS(10);
  25. BCM283X_GPIO_GPPUDCLK(num) = 1 << shift;
  26. DELAY_MICROS(10);
  27. BCM283X_GPIO_GPPUD = BCM283X_GPIO_PUD_OFF;
  28. BCM283X_GPIO_GPPUDCLK(num) = 0 << shift;
  29. }
  30. static void gpio_ack_irq(int irq, bcm_gpio_pin pin)
  31. {
  32. rt_uint32_t data;
  33. data = IRQ_PEND2;
  34. data &= (0x0 << (irq - 32));
  35. IRQ_PEND2 = data;
  36. data = IRQ_DISABLE2;
  37. data |= (0x1 << (irq - 32));
  38. IRQ_DISABLE2 = data;
  39. }
  40. void gpio_irq_disable(rt_uint8_t index, bcm_gpio_pin pin)
  41. {
  42. int irq = 0;
  43. rt_uint32_t reg_value;
  44. rt_uint8_t irq_type;
  45. irq = IRQ_GPIO0 + index;
  46. gpio_ack_irq(irq, pin);
  47. irq_type = _g_gpio_irq_tbl[index].irq_type[pin];
  48. rt_uint8_t shift = pin % 32;
  49. rt_uint32_t mask = 1 << shift;
  50. switch (irq_type)
  51. {
  52. case PIN_IRQ_MODE_RISING:
  53. reg_value = BCM283X_GPIO_GPREN(pin /32);
  54. BCM283X_GPIO_GPREN(pin /32) = (reg_value & ~ mask) | (PIN_LOW & mask);
  55. break;
  56. case PIN_IRQ_MODE_FALLING:
  57. reg_value = BCM283X_GPIO_GPFEN(pin /32);
  58. BCM283X_GPIO_GPFEN(pin /32) = (reg_value & ~ mask) | (PIN_LOW & mask);
  59. break;
  60. case PIN_IRQ_MODE_RISING_FALLING:
  61. reg_value = BCM283X_GPIO_GPAREN(pin /32);
  62. BCM283X_GPIO_GPAREN(pin /32) = (reg_value & ~ mask) | (PIN_LOW & mask);
  63. reg_value = BCM283X_GPIO_GPAFEN(pin /32);
  64. BCM283X_GPIO_GPAFEN(pin /32) = (reg_value & ~ mask) | (PIN_LOW & mask);
  65. break;
  66. case PIN_IRQ_MODE_HIGH_LEVEL:
  67. reg_value = BCM283X_GPIO_GPHEN(pin /32);
  68. BCM283X_GPIO_GPHEN(pin /32) = (reg_value & ~ mask) | (PIN_LOW & mask);
  69. break;
  70. case PIN_IRQ_MODE_LOW_LEVEL:
  71. reg_value = BCM283X_GPIO_GPLEN(pin /32);
  72. BCM283X_GPIO_GPLEN(pin /32) = (reg_value & ~ mask) | (PIN_LOW & mask);
  73. break;
  74. }
  75. }
  76. void gpio_irq_enable(rt_uint8_t index, bcm_gpio_pin pin)
  77. {
  78. rt_uint32_t offset;
  79. rt_uint32_t data;
  80. offset = pin;
  81. if (index == 0)
  82. offset = IRQ_GPIO0 - 32;
  83. else if (index == 1)
  84. offset = IRQ_GPIO1 - 32;
  85. else
  86. offset = IRQ_GPIO2 - 32;
  87. data = IRQ_ENABLE2;
  88. data |= 0x1 << offset;
  89. IRQ_ENABLE2 = data;
  90. }
  91. static void raspi_pin_mode(struct rt_device *dev, rt_base_t pin, rt_base_t mode)
  92. {
  93. RT_ASSERT((BCM_GPIO_PIN_0 <= pin) && (pin < BCM_GPIO_PIN_NULL));
  94. RT_ASSERT(!(mode & 0x8));
  95. switch (mode)
  96. {
  97. case PIN_MODE_OUTPUT:
  98. GPIO_FSEL(pin, BCM283X_GPIO_FSEL_OUTP);
  99. break;
  100. case PIN_MODE_INPUT:
  101. GPIO_FSEL(pin, BCM283X_GPIO_FSEL_INPT);
  102. break;
  103. case PIN_MODE_INPUT_PULLUP:
  104. gpio_set_pud(pin, BCM283X_GPIO_PUD_UP);
  105. GPIO_FSEL(pin, BCM283X_GPIO_FSEL_INPT);
  106. break;
  107. case PIN_MODE_INPUT_PULLDOWN:
  108. gpio_set_pud(pin, BCM283X_GPIO_PUD_DOWN);
  109. GPIO_FSEL(pin, BCM283X_GPIO_FSEL_INPT);
  110. break;
  111. case PIN_MODE_OUTPUT_OD:
  112. gpio_set_pud(pin, BCM283X_GPIO_PUD_OFF);
  113. GPIO_FSEL(pin, BCM283X_GPIO_FSEL_OUTP);
  114. break;
  115. }
  116. }
  117. static void raspi_pin_write(struct rt_device *dev, rt_base_t pin, rt_base_t value)
  118. {
  119. RT_ASSERT((BCM_GPIO_PIN_0 <= pin) && (pin < BCM_GPIO_PIN_NULL));
  120. RT_ASSERT(!(value & 0xE));
  121. if (value)
  122. BCM283X_GPIO_GPSET(pin / 32) |= (1 << (pin %32));
  123. else
  124. BCM283X_GPIO_GPCLR(pin / 32) |= (0 << (pin %32));
  125. }
  126. static int raspi_pin_read(struct rt_device *device, rt_base_t pin)
  127. {
  128. RT_ASSERT((BCM_GPIO_PIN_0 <= pin) && (pin < BCM_GPIO_PIN_NULL));
  129. return (BCM2835_GPIO_GPLEV(pin / 32) & (1 << (pin % 32)))? PIN_HIGH : PIN_LOW;
  130. }
  131. static rt_err_t raspi_pin_attach_irq(struct rt_device *device, rt_int32_t pin, rt_uint32_t mode, void (*hdr)(void *args), void *args)
  132. {
  133. RT_ASSERT((BCM_GPIO_PIN_0 <= pin) && (pin < BCM_GPIO_PIN_NULL));
  134. rt_uint8_t index;
  135. rt_uint32_t reg_value;
  136. if (pin <= 27)
  137. index = 0;
  138. else if (pin <= 45)
  139. index = 1;
  140. else
  141. index = 2;
  142. _g_gpio_irq_tbl[index].irq_cb[pin] = hdr;
  143. _g_gpio_irq_tbl[index].irq_arg[pin] = args;
  144. _g_gpio_irq_tbl[index].irq_type[pin] = mode;
  145. rt_uint8_t shift = pin % 32;
  146. rt_uint32_t mask = 1 << shift;
  147. switch (mode)
  148. {
  149. case PIN_IRQ_MODE_RISING:
  150. reg_value = BCM283X_GPIO_GPREN(pin /32);
  151. BCM283X_GPIO_GPREN(pin /32) = (reg_value & ~ mask) | (PIN_HIGH & mask);
  152. break;
  153. case PIN_IRQ_MODE_FALLING:
  154. reg_value = BCM283X_GPIO_GPFEN(pin /32);
  155. BCM283X_GPIO_GPFEN(pin /32) = (reg_value & ~ mask) | (PIN_HIGH & mask);
  156. break;
  157. case PIN_IRQ_MODE_RISING_FALLING:
  158. reg_value = BCM283X_GPIO_GPAREN(pin /32);
  159. BCM283X_GPIO_GPAREN(pin /32) = (reg_value & ~ mask) | (PIN_HIGH & mask);
  160. reg_value = BCM283X_GPIO_GPAFEN(pin /32);
  161. BCM283X_GPIO_GPAFEN(pin /32) = (reg_value & ~ mask) | (PIN_HIGH & mask);
  162. break;
  163. case PIN_IRQ_MODE_HIGH_LEVEL:
  164. reg_value = BCM283X_GPIO_GPHEN(pin /32);
  165. BCM283X_GPIO_GPHEN(pin /32) = (reg_value & ~ mask) | (PIN_HIGH & mask);
  166. break;
  167. case PIN_IRQ_MODE_LOW_LEVEL:
  168. reg_value = BCM283X_GPIO_GPLEN(pin /32);
  169. BCM283X_GPIO_GPLEN(pin /32) = (reg_value & ~ mask) | (PIN_HIGH & mask);
  170. break;
  171. }
  172. return RT_EOK;
  173. }
  174. static rt_err_t raspi_pin_detach_irq(struct rt_device *device, rt_int32_t pin)
  175. {
  176. RT_ASSERT((BCM_GPIO_PIN_0 <= pin) && (pin < BCM_GPIO_PIN_NULL));
  177. rt_uint8_t index;
  178. if (pin <= 27)
  179. index = 0;
  180. else if (pin <= 45)
  181. index = 1;
  182. else
  183. index = 2;
  184. gpio_irq_disable(index, pin);
  185. _g_gpio_irq_tbl[index].irq_cb[pin] = RT_NULL;
  186. _g_gpio_irq_tbl[index].irq_arg[pin] = RT_NULL;
  187. _g_gpio_irq_tbl[index].irq_type[pin] = RT_NULL;
  188. return RT_EOK;
  189. }
  190. rt_err_t raspi_pin_irq_enable(struct rt_device *device, rt_base_t pin, rt_uint32_t enabled)
  191. {
  192. RT_ASSERT((BCM_GPIO_PIN_0 <= pin) && (pin < BCM_GPIO_PIN_NULL));
  193. rt_uint8_t index;
  194. if (pin <= 27)
  195. index = 0;
  196. else if (pin <= 45)
  197. index = 1;
  198. else
  199. index = 2;
  200. if (enabled)
  201. gpio_irq_enable(index, pin);
  202. else
  203. gpio_irq_disable(index, pin);
  204. return RT_EOK;
  205. }
  206. static void gpio_irq_handler(int irq, void *param)
  207. {
  208. struct gpio_irq_def *irq_def = (struct gpio_irq_def *)param;
  209. rt_uint32_t pin;
  210. rt_uint32_t value;
  211. rt_uint32_t tmpvalue;
  212. if (irq == IRQ_GPIO0)
  213. {
  214. /* 0~27 */
  215. value = BCM283X_GPIO_GPEDS(0);
  216. value &= 0x0fffffff;
  217. pin = 0;
  218. BCM283X_GPIO_GPEDS(0) = 0;
  219. }
  220. else if (irq == IRQ_GPIO1)
  221. {
  222. /* 28-45 */
  223. tmpvalue = BCM283X_GPIO_GPEDS(0);
  224. tmpvalue &= (~0x0fffffff);
  225. value = BCM283X_GPIO_GPEDS(1);
  226. value &= 0x3fff;
  227. value = (value<<4) | tmpvalue;
  228. pin = 28;
  229. BCM283X_GPIO_GPEDS(0) = 0;
  230. BCM283X_GPIO_GPEDS(1) = 0;
  231. }
  232. else if (irq == IRQ_GPIO2)
  233. {
  234. /* 46-53 */
  235. value = BCM283X_GPIO_GPEDS(1);
  236. value &= (~0x3fff);
  237. value &= 0xff600000;
  238. pin = 46;
  239. BCM283X_GPIO_GPEDS(1) = 0;
  240. }
  241. while (value)
  242. {
  243. if ((value & 0x1) && (irq_def->irq_cb[pin] != RT_NULL))
  244. {
  245. irq_def->irq_cb[pin](irq_def->irq_arg[pin]);
  246. gpio_ack_irq(irq,pin);
  247. }
  248. pin++;
  249. value = value >> 1;
  250. }
  251. }
  252. static const struct rt_pin_ops ops =
  253. {
  254. raspi_pin_mode,
  255. raspi_pin_write,
  256. raspi_pin_read,
  257. raspi_pin_attach_irq,
  258. raspi_pin_detach_irq,
  259. raspi_pin_irq_enable,
  260. RT_NULL,
  261. };
  262. #endif
  263. int rt_hw_gpio_init(void)
  264. {
  265. #ifdef BSP_USING_PIN
  266. rt_device_pin_register("gpio", &ops, RT_NULL);
  267. /* install ISR */
  268. rt_hw_interrupt_install(IRQ_GPIO0, gpio_irq_handler, &_g_gpio_irq_tbl[0], "gpio0_irq");
  269. rt_hw_interrupt_umask(IRQ_GPIO0);
  270. rt_hw_interrupt_install(IRQ_GPIO1, gpio_irq_handler, &_g_gpio_irq_tbl[1], "gpio1_irq");
  271. rt_hw_interrupt_umask(IRQ_GPIO1);
  272. rt_hw_interrupt_install(IRQ_GPIO2, gpio_irq_handler, &_g_gpio_irq_tbl[2], "gpio2_irq");
  273. rt_hw_interrupt_umask(IRQ_GPIO2);
  274. #endif
  275. return 0;
  276. }
  277. INIT_DEVICE_EXPORT(rt_hw_gpio_init);