board.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2009-01-05 Bernard first implementation
  9. * 2019-05-09 Zero-Free Adding multiple configurations for system clock frequency
  10. */
  11. #include <board.h>
  12. #include <rtthread.h>
  13. void SystemClock_Config(void)
  14. {
  15. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  16. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  17. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  18. /** Configure LSE Drive Capability
  19. */
  20. HAL_PWR_EnableBkUpAccess();
  21. __HAL_RCC_LSEDRIVE_CONFIG(RCC_LSEDRIVE_LOW);
  22. /** Initializes the CPU, AHB and APB busses clocks
  23. */
  24. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_LSI|RCC_OSCILLATORTYPE_HSE
  25. |RCC_OSCILLATORTYPE_LSE;
  26. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  27. RCC_OscInitStruct.LSEState = RCC_LSE_ON;
  28. RCC_OscInitStruct.LSIState = RCC_LSI_ON;
  29. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  30. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  31. RCC_OscInitStruct.PLL.PLLM = 1;
  32. RCC_OscInitStruct.PLL.PLLN = 20;
  33. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV7;
  34. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  35. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV2;
  36. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  37. {
  38. Error_Handler();
  39. }
  40. /** Initializes the CPU, AHB and APB busses clocks
  41. */
  42. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  43. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  44. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  45. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  46. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  47. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  48. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_4) != HAL_OK)
  49. {
  50. Error_Handler();
  51. }
  52. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_RTC|RCC_PERIPHCLK_USART1
  53. |RCC_PERIPHCLK_USART2|RCC_PERIPHCLK_USB
  54. |RCC_PERIPHCLK_ADC;
  55. PeriphClkInit.Usart1ClockSelection = RCC_USART1CLKSOURCE_PCLK2;
  56. PeriphClkInit.Usart2ClockSelection = RCC_USART2CLKSOURCE_PCLK1;
  57. PeriphClkInit.AdcClockSelection = RCC_ADCCLKSOURCE_PLLSAI1;
  58. PeriphClkInit.RTCClockSelection = RCC_RTCCLKSOURCE_LSE;
  59. PeriphClkInit.UsbClockSelection = RCC_USBCLKSOURCE_PLLSAI1;
  60. PeriphClkInit.PLLSAI1.PLLSAI1Source = RCC_PLLSOURCE_HSE;
  61. PeriphClkInit.PLLSAI1.PLLSAI1M = 1;
  62. PeriphClkInit.PLLSAI1.PLLSAI1N = 12;
  63. PeriphClkInit.PLLSAI1.PLLSAI1P = RCC_PLLP_DIV7;
  64. PeriphClkInit.PLLSAI1.PLLSAI1Q = RCC_PLLQ_DIV2;
  65. PeriphClkInit.PLLSAI1.PLLSAI1R = RCC_PLLR_DIV2;
  66. PeriphClkInit.PLLSAI1.PLLSAI1ClockOut = RCC_PLLSAI1_48M2CLK|RCC_PLLSAI1_ADC1CLK;
  67. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  68. {
  69. Error_Handler();
  70. }
  71. /** Configure the main internal regulator output voltage
  72. */
  73. if (HAL_PWREx_ControlVoltageScaling(PWR_REGULATOR_VOLTAGE_SCALE1) != HAL_OK)
  74. {
  75. Error_Handler();
  76. }
  77. }
  78. #ifdef RT_USING_PM
  79. void SystemClock_MSI_ON(void)
  80. {
  81. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  82. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  83. /* Initializes the CPU, AHB and APB busses clocks */
  84. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  85. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  86. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  87. {
  88. RT_ASSERT(0);
  89. }
  90. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_SYSCLK;
  91. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_MSI;
  92. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_1) != HAL_OK)
  93. {
  94. Error_Handler();
  95. }
  96. }
  97. void SystemClock_MSI_OFF(void)
  98. {
  99. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  100. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  101. RCC_OscInitStruct.HSIState = RCC_MSI_OFF;
  102. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_NONE; /* No update on PLL */
  103. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  104. {
  105. Error_Handler();
  106. }
  107. }
  108. void SystemClock_80M(void)
  109. {
  110. RCC_OscInitTypeDef RCC_OscInitStruct;
  111. RCC_ClkInitTypeDef RCC_ClkInitStruct;
  112. /**Initializes the CPU, AHB and APB busses clocks */
  113. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  114. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  115. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  116. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  117. RCC_OscInitStruct.PLL.PLLM = 1;
  118. RCC_OscInitStruct.PLL.PLLN = 20;
  119. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV7;
  120. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  121. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV2;
  122. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  123. {
  124. Error_Handler();
  125. }
  126. /**Initializes the CPU, AHB and APB busses clocks
  127. */
  128. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK | RCC_CLOCKTYPE_SYSCLK
  129. | RCC_CLOCKTYPE_PCLK1 | RCC_CLOCKTYPE_PCLK2;
  130. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  131. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  132. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  133. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  134. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_4) != HAL_OK)
  135. {
  136. Error_Handler();
  137. }
  138. }
  139. void SystemClock_24M(void)
  140. {
  141. RCC_OscInitTypeDef RCC_OscInitStruct;
  142. RCC_ClkInitTypeDef RCC_ClkInitStruct;
  143. /** Initializes the CPU, AHB and APB busses clocks */
  144. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  145. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  146. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  147. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  148. RCC_OscInitStruct.PLL.PLLM = 1;
  149. RCC_OscInitStruct.PLL.PLLN = 12;
  150. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV7;
  151. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  152. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV4;
  153. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  154. {
  155. Error_Handler();
  156. }
  157. /** Initializes the CPU, AHB and APB busses clocks */
  158. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK | RCC_CLOCKTYPE_SYSCLK
  159. | RCC_CLOCKTYPE_PCLK1 | RCC_CLOCKTYPE_PCLK2;
  160. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  161. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  162. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  163. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  164. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_1) != HAL_OK)
  165. {
  166. Error_Handler();
  167. }
  168. }
  169. void SystemClock_2M(void)
  170. {
  171. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  172. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  173. /* MSI is enabled after System reset, update MSI to 2Mhz (RCC_MSIRANGE_5) */
  174. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  175. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  176. RCC_OscInitStruct.MSIClockRange = RCC_MSIRANGE_5;
  177. RCC_OscInitStruct.MSICalibrationValue = RCC_MSICALIBRATION_DEFAULT;
  178. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_NONE;
  179. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  180. {
  181. /* Initialization Error */
  182. Error_Handler();
  183. }
  184. /* Select MSI as system clock source and configure the HCLK, PCLK1 and PCLK2
  185. clocks dividers */
  186. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_SYSCLK;
  187. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_MSI;
  188. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  189. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  190. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  191. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_0) != HAL_OK)
  192. {
  193. /* Initialization Error */
  194. Error_Handler();
  195. }
  196. }
  197. /**
  198. * @brief Configures system clock after wake-up from STOP: enable HSI, PLL
  199. * and select PLL as system clock source.
  200. * @param None
  201. * @retval None
  202. */
  203. void SystemClock_ReConfig(uint8_t mode)
  204. {
  205. SystemClock_MSI_ON();
  206. switch (mode)
  207. {
  208. case PM_RUN_MODE_HIGH_SPEED:
  209. case PM_RUN_MODE_NORMAL_SPEED:
  210. SystemClock_80M();
  211. break;
  212. case PM_RUN_MODE_MEDIUM_SPEED:
  213. SystemClock_24M();
  214. break;
  215. case PM_RUN_MODE_LOW_SPEED:
  216. SystemClock_2M();
  217. break;
  218. default:
  219. break;
  220. }
  221. // SystemClock_MSI_OFF();
  222. }
  223. #endif