rt_stm32f10x_spi.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. #include "rt_stm32f10x_spi.h"
  2. static rt_err_t configure(struct rt_spi_device* device, struct rt_spi_configuration* configuration);
  3. static rt_uint32_t xfer(struct rt_spi_device* device, struct rt_spi_message* message);
  4. static struct rt_spi_ops stm32_spi_ops =
  5. {
  6. configure,
  7. xfer
  8. };
  9. #ifdef USING_SPI1
  10. static struct stm32_spi_bus stm32_spi_bus_1;
  11. #endif /* #ifdef USING_SPI1 */
  12. #ifdef USING_SPI2
  13. static struct stm32_spi_bus stm32_spi_bus_2;
  14. #endif /* #ifdef USING_SPI2 */
  15. #ifdef USING_SPI3
  16. static struct stm32_spi_bus stm32_spi_bus_3;
  17. #endif /* #ifdef USING_SPI3 */
  18. //------------------ DMA ------------------
  19. #ifdef SPI_USE_DMA
  20. static uint8_t dummy = 0xFF;
  21. #endif
  22. #ifdef SPI_USE_DMA
  23. static void DMA_Configuration(struct stm32_spi_bus * stm32_spi_bus, const void * send_addr, void * recv_addr, rt_size_t size)
  24. {
  25. DMA_InitTypeDef DMA_InitStructure;
  26. DMA_ClearFlag(stm32_spi_bus->DMA_Channel_RX_FLAG_TC
  27. | stm32_spi_bus->DMA_Channel_RX_FLAG_TE
  28. | stm32_spi_bus->DMA_Channel_TX_FLAG_TC
  29. | stm32_spi_bus->DMA_Channel_TX_FLAG_TE);
  30. /* RX channel configuration */
  31. DMA_Cmd(stm32_spi_bus->DMA_Channel_RX, DISABLE);
  32. DMA_InitStructure.DMA_PeripheralBaseAddr = (u32)(&(stm32_spi_bus->SPI->DR));
  33. DMA_InitStructure.DMA_DIR = DMA_DIR_PeripheralSRC;
  34. DMA_InitStructure.DMA_PeripheralInc = DMA_PeripheralInc_Disable;
  35. DMA_InitStructure.DMA_PeripheralDataSize = DMA_PeripheralDataSize_Byte;
  36. DMA_InitStructure.DMA_MemoryDataSize = DMA_MemoryDataSize_Byte;
  37. DMA_InitStructure.DMA_Priority = DMA_Priority_VeryHigh;
  38. DMA_InitStructure.DMA_Mode = DMA_Mode_Normal;
  39. DMA_InitStructure.DMA_M2M = DMA_M2M_Disable;
  40. DMA_InitStructure.DMA_BufferSize = size;
  41. if(recv_addr != RT_NULL)
  42. {
  43. DMA_InitStructure.DMA_MemoryBaseAddr = (u32) recv_addr;
  44. DMA_InitStructure.DMA_MemoryInc = DMA_MemoryInc_Enable;
  45. }
  46. else
  47. {
  48. DMA_InitStructure.DMA_MemoryBaseAddr = (u32) (&dummy);
  49. DMA_InitStructure.DMA_MemoryInc = DMA_MemoryInc_Disable;
  50. }
  51. DMA_Init(stm32_spi_bus->DMA_Channel_RX, &DMA_InitStructure);
  52. DMA_Cmd(stm32_spi_bus->DMA_Channel_RX, ENABLE);
  53. /* TX channel configuration */
  54. DMA_Cmd(stm32_spi_bus->DMA_Channel_TX, DISABLE);
  55. DMA_InitStructure.DMA_PeripheralBaseAddr = (u32)(&(stm32_spi_bus->SPI->DR));
  56. DMA_InitStructure.DMA_DIR = DMA_DIR_PeripheralDST;
  57. DMA_InitStructure.DMA_PeripheralInc = DMA_PeripheralInc_Disable;
  58. DMA_InitStructure.DMA_PeripheralDataSize = DMA_PeripheralDataSize_Byte;
  59. DMA_InitStructure.DMA_MemoryDataSize = DMA_MemoryDataSize_Byte;
  60. DMA_InitStructure.DMA_Priority = DMA_Priority_Medium;
  61. DMA_InitStructure.DMA_Mode = DMA_Mode_Normal;
  62. DMA_InitStructure.DMA_M2M = DMA_M2M_Disable;
  63. DMA_InitStructure.DMA_BufferSize = size;
  64. if(send_addr != RT_NULL)
  65. {
  66. DMA_InitStructure.DMA_MemoryBaseAddr = (u32)send_addr;
  67. DMA_InitStructure.DMA_MemoryInc = DMA_MemoryInc_Enable;
  68. }
  69. else
  70. {
  71. DMA_InitStructure.DMA_MemoryBaseAddr = (u32)(&dummy);;
  72. DMA_InitStructure.DMA_MemoryInc = DMA_MemoryInc_Disable;
  73. }
  74. DMA_Init(stm32_spi_bus->DMA_Channel_TX, &DMA_InitStructure);
  75. DMA_Cmd(stm32_spi_bus->DMA_Channel_TX, ENABLE);
  76. }
  77. #endif
  78. rt_inline uint16_t get_spi_BaudRatePrescaler(rt_uint32_t max_hz)
  79. {
  80. uint16_t SPI_BaudRatePrescaler;
  81. /* STM32F10x SPI MAX 18Mhz */
  82. if(max_hz >= SystemCoreClock/2 && SystemCoreClock/2 <= 18000000)
  83. {
  84. SPI_BaudRatePrescaler = SPI_BaudRatePrescaler_2;
  85. }
  86. else if(max_hz >= SystemCoreClock/4)
  87. {
  88. SPI_BaudRatePrescaler = SPI_BaudRatePrescaler_4;
  89. }
  90. else if(max_hz >= SystemCoreClock/8)
  91. {
  92. SPI_BaudRatePrescaler = SPI_BaudRatePrescaler_8;
  93. }
  94. else if(max_hz >= SystemCoreClock/16)
  95. {
  96. SPI_BaudRatePrescaler = SPI_BaudRatePrescaler_16;
  97. }
  98. else if(max_hz >= SystemCoreClock/32)
  99. {
  100. SPI_BaudRatePrescaler = SPI_BaudRatePrescaler_32;
  101. }
  102. else if(max_hz >= SystemCoreClock/64)
  103. {
  104. SPI_BaudRatePrescaler = SPI_BaudRatePrescaler_64;
  105. }
  106. else if(max_hz >= SystemCoreClock/128)
  107. {
  108. SPI_BaudRatePrescaler = SPI_BaudRatePrescaler_128;
  109. }
  110. else
  111. {
  112. /* min prescaler 256 */
  113. SPI_BaudRatePrescaler = SPI_BaudRatePrescaler_256;
  114. }
  115. return SPI_BaudRatePrescaler;
  116. }
  117. static rt_err_t configure(struct rt_spi_device* device, struct rt_spi_configuration* configuration)
  118. {
  119. struct stm32_spi_bus * stm32_spi_bus = (struct stm32_spi_bus *)device->bus;
  120. SPI_InitTypeDef SPI_InitStructure;
  121. SPI_StructInit(&SPI_InitStructure);
  122. /* data_width */
  123. if(configuration->data_width <= 8)
  124. {
  125. SPI_InitStructure.SPI_DataSize = SPI_DataSize_8b;
  126. }
  127. else if(configuration->data_width <= 16)
  128. {
  129. SPI_InitStructure.SPI_DataSize = SPI_DataSize_16b;
  130. }
  131. else
  132. {
  133. return RT_EIO;
  134. }
  135. /* baudrate */
  136. SPI_InitStructure.SPI_BaudRatePrescaler = get_spi_BaudRatePrescaler(configuration->max_hz);
  137. /* CPOL */
  138. if(configuration->mode & RT_SPI_CPOL)
  139. {
  140. SPI_InitStructure.SPI_CPOL = SPI_CPOL_High;
  141. }
  142. else
  143. {
  144. SPI_InitStructure.SPI_CPOL = SPI_CPOL_Low;
  145. }
  146. /* CPHA */
  147. if(configuration->mode & RT_SPI_CPHA)
  148. {
  149. SPI_InitStructure.SPI_CPHA = SPI_CPHA_2Edge;
  150. }
  151. else
  152. {
  153. SPI_InitStructure.SPI_CPHA = SPI_CPHA_1Edge;
  154. }
  155. /* MSB or LSB */
  156. if(configuration->mode & RT_SPI_MSB)
  157. {
  158. SPI_InitStructure.SPI_FirstBit = SPI_FirstBit_MSB;
  159. }
  160. else
  161. {
  162. SPI_InitStructure.SPI_FirstBit = SPI_FirstBit_LSB;
  163. }
  164. SPI_InitStructure.SPI_Direction = SPI_Direction_2Lines_FullDuplex;
  165. SPI_InitStructure.SPI_Mode = SPI_Mode_Master;
  166. SPI_InitStructure.SPI_NSS = SPI_NSS_Soft;
  167. /* init SPI */
  168. SPI_I2S_DeInit(stm32_spi_bus->SPI);
  169. SPI_Init(stm32_spi_bus->SPI, &SPI_InitStructure);
  170. /* Enable SPI_MASTER */
  171. SPI_Cmd(stm32_spi_bus->SPI, ENABLE);
  172. SPI_CalculateCRC(stm32_spi_bus->SPI, DISABLE);
  173. return RT_EOK;
  174. };
  175. static rt_uint32_t xfer(struct rt_spi_device* device, struct rt_spi_message* message)
  176. {
  177. struct stm32_spi_bus * stm32_spi_bus = (struct stm32_spi_bus *)device->bus;
  178. struct rt_spi_configuration * config = &device->config;
  179. SPI_TypeDef * SPI = stm32_spi_bus->SPI;
  180. struct stm32_spi_cs * stm32_spi_cs = device->parent.user_data;
  181. rt_uint32_t size = message->length;
  182. /* take CS */
  183. if(message->cs_take)
  184. {
  185. GPIO_ResetBits(stm32_spi_cs->GPIOx, stm32_spi_cs->GPIO_Pin);
  186. }
  187. #ifdef SPI_USE_DMA
  188. if(message->length > 32)
  189. {
  190. if(config->data_width <= 8)
  191. {
  192. DMA_Configuration(stm32_spi_bus, message->send_buf, message->recv_buf, message->length);
  193. SPI_I2S_DMACmd(SPI, SPI_I2S_DMAReq_Tx | SPI_I2S_DMAReq_Rx, ENABLE);
  194. while (DMA_GetFlagStatus(stm32_spi_bus->DMA_Channel_RX_FLAG_TC) == RESET
  195. || DMA_GetFlagStatus(stm32_spi_bus->DMA_Channel_TX_FLAG_TC) == RESET);
  196. SPI_I2S_DMACmd(SPI, SPI_I2S_DMAReq_Tx | SPI_I2S_DMAReq_Rx, DISABLE);
  197. }
  198. // rt_memcpy(buffer,_spi_flash_buffer,DMA_BUFFER_SIZE);
  199. // buffer += DMA_BUFFER_SIZE;
  200. }
  201. else
  202. #endif
  203. {
  204. if(config->data_width <= 8)
  205. {
  206. const rt_uint8_t * send_ptr = message->send_buf;
  207. rt_uint8_t * recv_ptr = message->recv_buf;
  208. while(size--)
  209. {
  210. rt_uint8_t data = 0xFF;
  211. if(send_ptr != RT_NULL)
  212. {
  213. data = *send_ptr++;
  214. }
  215. //Wait until the transmit buffer is empty
  216. while (SPI_I2S_GetFlagStatus(SPI, SPI_I2S_FLAG_TXE) == RESET);
  217. // Send the byte
  218. SPI_I2S_SendData(SPI, data);
  219. //Wait until a data is received
  220. while (SPI_I2S_GetFlagStatus(SPI, SPI_I2S_FLAG_RXNE) == RESET);
  221. // Get the received data
  222. data = SPI_I2S_ReceiveData(SPI);
  223. if(recv_ptr != RT_NULL)
  224. {
  225. *recv_ptr++ = data;
  226. }
  227. }
  228. }
  229. else if(config->data_width <= 16)
  230. {
  231. const rt_uint16_t * send_ptr = message->send_buf;
  232. rt_uint16_t * recv_ptr = message->recv_buf;
  233. while(size--)
  234. {
  235. rt_uint16_t data = 0xFF;
  236. if(send_ptr != RT_NULL)
  237. {
  238. data = *send_ptr++;
  239. }
  240. //Wait until the transmit buffer is empty
  241. while (SPI_I2S_GetFlagStatus(SPI, SPI_I2S_FLAG_TXE) == RESET);
  242. // Send the byte
  243. SPI_I2S_SendData(SPI, data);
  244. //Wait until a data is received
  245. while (SPI_I2S_GetFlagStatus(SPI, SPI_I2S_FLAG_RXNE) == RESET);
  246. // Get the received data
  247. data = SPI_I2S_ReceiveData(SPI);
  248. if(recv_ptr != RT_NULL)
  249. {
  250. *recv_ptr++ = data;
  251. }
  252. }
  253. }
  254. }
  255. /* release CS */
  256. if(message->cs_release)
  257. {
  258. GPIO_SetBits(stm32_spi_cs->GPIOx, stm32_spi_cs->GPIO_Pin);
  259. }
  260. return message->length;
  261. };
  262. /** \brief init and register stm32 spi bus.
  263. *
  264. * \param SPI: STM32 SPI, e.g: SPI1,SPI2,SPI3.
  265. * \param stm32_spi: stm32 spi bus struct.
  266. * \param spi_bus_name: spi bus name, e.g: "spi1"
  267. * \return
  268. *
  269. */
  270. rt_err_t stm32_spi_register(SPI_TypeDef * SPI,
  271. struct stm32_spi_bus * stm32_spi,
  272. const char * spi_bus_name)
  273. {
  274. RCC_APB2PeriphClockCmd(RCC_APB2Periph_AFIO, ENABLE);
  275. if(SPI == SPI1)
  276. {
  277. stm32_spi->SPI = SPI1;
  278. #ifdef SPI_USE_DMA
  279. /* Enable the DMA1 Clock */
  280. RCC_AHBPeriphClockCmd(RCC_AHBPeriph_DMA1, ENABLE);
  281. stm32_spi->DMA_Channel_RX = DMA1_Channel2;
  282. stm32_spi->DMA_Channel_TX = DMA1_Channel3;
  283. stm32_spi->DMA_Channel_RX_FLAG_TC = DMA1_FLAG_TC2;
  284. stm32_spi->DMA_Channel_RX_FLAG_TE = DMA1_FLAG_TE2;
  285. stm32_spi->DMA_Channel_TX_FLAG_TC = DMA1_FLAG_TC3;
  286. stm32_spi->DMA_Channel_TX_FLAG_TE = DMA1_FLAG_TE3;
  287. #endif
  288. RCC_APB2PeriphClockCmd(RCC_APB2Periph_SPI1, ENABLE);
  289. }
  290. else if(SPI == SPI2)
  291. {
  292. stm32_spi->SPI = SPI2;
  293. #ifdef SPI_USE_DMA
  294. /* Enable the DMA1 Clock */
  295. RCC_AHBPeriphClockCmd(RCC_AHBPeriph_DMA1, ENABLE);
  296. stm32_spi->DMA_Channel_RX = DMA1_Channel4;
  297. stm32_spi->DMA_Channel_TX = DMA1_Channel5;
  298. stm32_spi->DMA_Channel_RX_FLAG_TC = DMA1_FLAG_TC4;
  299. stm32_spi->DMA_Channel_RX_FLAG_TE = DMA1_FLAG_TE4;
  300. stm32_spi->DMA_Channel_TX_FLAG_TC = DMA1_FLAG_TC5;
  301. stm32_spi->DMA_Channel_TX_FLAG_TE = DMA1_FLAG_TE5;
  302. #endif
  303. RCC_APB1PeriphClockCmd(RCC_APB1Periph_SPI2, ENABLE);
  304. }
  305. else if(SPI == SPI3)
  306. {
  307. stm32_spi->SPI = SPI3;
  308. #ifdef SPI_USE_DMA
  309. /* Enable the DMA2 Clock */
  310. RCC_AHBPeriphClockCmd(RCC_AHBPeriph_DMA2, ENABLE);
  311. stm32_spi->DMA_Channel_RX = DMA2_Channel1;
  312. stm32_spi->DMA_Channel_TX = DMA2_Channel2;
  313. stm32_spi->DMA_Channel_RX_FLAG_TC = DMA2_FLAG_TC1;
  314. stm32_spi->DMA_Channel_RX_FLAG_TE = DMA2_FLAG_TE1;
  315. stm32_spi->DMA_Channel_TX_FLAG_TC = DMA2_FLAG_TC2;
  316. stm32_spi->DMA_Channel_TX_FLAG_TE = DMA2_FLAG_TE2;
  317. #endif
  318. RCC_APB1PeriphClockCmd(RCC_APB1Periph_SPI3, ENABLE);
  319. }
  320. else
  321. {
  322. return RT_ENOSYS;
  323. }
  324. return rt_spi_bus_register(&stm32_spi->parent, spi_bus_name, &stm32_spi_ops);
  325. }