start_gcc.S 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. */
  10. .equ Mode_USR, 0x10
  11. .equ Mode_FIQ, 0x11
  12. .equ Mode_IRQ, 0x12
  13. .equ Mode_SVC, 0x13
  14. .equ Mode_ABT, 0x17
  15. .equ Mode_UND, 0x1B
  16. .equ Mode_SYS, 0x1F
  17. .equ I_Bit, 0x80 @ when I bit is set, IRQ is disabled
  18. .equ F_Bit, 0x40 @ when F bit is set, FIQ is disabled
  19. .equ UND_Stack_Size, 0x00000000
  20. .equ SVC_Stack_Size, 0x00000100
  21. .equ ABT_Stack_Size, 0x00000000
  22. .equ RT_FIQ_STACK_PGSZ, 0x00000000
  23. .equ RT_IRQ_STACK_PGSZ, 0x00000100
  24. .equ USR_Stack_Size, 0x00000100
  25. #define ISR_Stack_Size (UND_Stack_Size + SVC_Stack_Size + ABT_Stack_Size + \
  26. RT_FIQ_STACK_PGSZ + RT_IRQ_STACK_PGSZ)
  27. .section .data.share.isr
  28. /* stack */
  29. .globl stack_start
  30. .globl stack_top
  31. .align 3
  32. stack_start:
  33. .rept ISR_Stack_Size
  34. .byte 0
  35. .endr
  36. stack_top:
  37. .text
  38. /* reset entry */
  39. .globl _reset
  40. _reset:
  41. /* Disable IRQ & FIQ */
  42. cpsid if
  43. /* Check for HYP mode */
  44. mrs r0, cpsr_all
  45. and r0, r0, #0x1F
  46. mov r8, #0x1A
  47. cmp r0, r8
  48. beq overHyped
  49. b continue
  50. overHyped: /* Get out of HYP mode */
  51. ldr r1, =continue
  52. msr ELR_hyp, r1
  53. mrs r1, cpsr_all
  54. and r1, r1, #0x1f ;@ CPSR_MODE_MASK
  55. orr r1, r1, #0x13 ;@ CPSR_MODE_SUPERVISOR
  56. msr SPSR_hyp, r1
  57. eret
  58. continue:
  59. /* disable smp */
  60. bl arm_smp_disable
  61. /* disable mmu */
  62. bl rt_cpu_mmu_disable
  63. /* set the cpu to SVC32 mode and disable interrupt */
  64. mrs r0, cpsr
  65. bic r0, r0, #0x1f
  66. orr r0, r0, #0x13
  67. msr cpsr_c, r0
  68. /* setup stack */
  69. bl stack_setup
  70. /* clear .bss */
  71. mov r0,#0 /* get a zero */
  72. ldr r1,=__bss_start /* bss start */
  73. ldr r2,=__bss_end /* bss end */
  74. bss_loop:
  75. cmp r1,r2 /* check if data to clear */
  76. strlo r0,[r1],#4 /* clear 4 bytes */
  77. blo bss_loop /* loop until done */
  78. /* start RT-Thread Kernel */
  79. ldr pc, _rtthread_startup
  80. _rtthread_startup:
  81. .word rtthread_startup
  82. stack_setup:
  83. ldr r0, =stack_top
  84. @ Set the startup stack for svc
  85. mov sp, r0
  86. sub r0, r0, #SVC_Stack_Size
  87. @ Enter Undefined Instruction Mode and set its Stack Pointer
  88. msr cpsr_c, #Mode_UND|I_Bit|F_Bit
  89. mov sp, r0
  90. sub r0, r0, #UND_Stack_Size
  91. @ Enter Abort Mode and set its Stack Pointer
  92. msr cpsr_c, #Mode_ABT|I_Bit|F_Bit
  93. mov sp, r0
  94. sub r0, r0, #ABT_Stack_Size
  95. @ Enter FIQ Mode and set its Stack Pointer
  96. msr cpsr_c, #Mode_FIQ|I_Bit|F_Bit
  97. mov sp, r0
  98. sub r0, r0, #RT_FIQ_STACK_PGSZ
  99. @ Enter IRQ Mode and set its Stack Pointer
  100. msr cpsr_c, #Mode_IRQ|I_Bit|F_Bit
  101. mov sp, r0
  102. sub r0, r0, #RT_IRQ_STACK_PGSZ
  103. /* come back to SVC mode */
  104. msr cpsr_c, #Mode_SVC|I_Bit|F_Bit
  105. bx lr
  106. .text
  107. ;@ void arm_smp_enable(void);
  108. .globl arm_smp_enable
  109. arm_smp_enable:
  110. mrc p15, 0, r0, c1, c0, 1 ;@ set SMP bit in ACTLR
  111. orr r0, r0, #0x40
  112. mcr p15, 0, r0, c1, c0, 1
  113. bx lr
  114. .text
  115. ;@ void arm_smp_disable(void);
  116. .globl arm_smp_disable
  117. arm_smp_disable:
  118. mrc p15, 0, r0, c1, c0, 1 ;@ clear SMP bit in ACTLR
  119. bic r0, r0, #0x40
  120. mcr p15, 0, r0, c1, c0, 1
  121. bx lr
  122. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  123. .section .text.isr, "ax"
  124. .align 5
  125. .globl vector_fiq
  126. vector_fiq:
  127. stmfd sp!,{r0-r7,lr}
  128. bl rt_hw_trap_fiq
  129. ldmfd sp!,{r0-r7,lr}
  130. subs pc, lr, #4
  131. .globl rt_interrupt_enter
  132. .globl rt_interrupt_leave
  133. .globl rt_thread_switch_interrupt_flag
  134. .globl rt_interrupt_from_thread
  135. .globl rt_interrupt_to_thread
  136. .globl rt_current_thread
  137. .globl vmm_thread
  138. .globl vmm_virq_check
  139. .align 5
  140. .globl vector_irq
  141. vector_irq:
  142. stmfd sp!, {r0-r12,lr}
  143. bl rt_interrupt_enter
  144. bl rt_hw_trap_irq
  145. bl rt_interrupt_leave
  146. @ if rt_thread_switch_interrupt_flag set, jump to
  147. @ rt_hw_context_switch_interrupt_do and don't return
  148. ldr r0, =rt_thread_switch_interrupt_flag
  149. ldr r1, [r0]
  150. cmp r1, #1
  151. beq rt_hw_context_switch_interrupt_do
  152. ldmfd sp!, {r0-r12,lr}
  153. subs pc, lr, #4
  154. rt_hw_context_switch_interrupt_do:
  155. mov r1, #0 @ clear flag
  156. str r1, [r0]
  157. mov r1, sp @ r1 point to {r0-r3} in stack
  158. add sp, sp, #4*4
  159. ldmfd sp!, {r4-r12,lr}@ reload saved registers
  160. mrs r0, spsr @ get cpsr of interrupt thread
  161. sub r2, lr, #4 @ save old task's pc to r2
  162. @ Switch to SVC mode with no interrupt. If the usr mode guest is
  163. @ interrupted, this will just switch to the stack of kernel space.
  164. @ save the registers in kernel space won't trigger data abort.
  165. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  166. stmfd sp!, {r2} @ push old task's pc
  167. stmfd sp!, {r4-r12,lr}@ push old task's lr,r12-r4
  168. ldmfd r1, {r1-r4} @ restore r0-r3 of the interrupt thread
  169. stmfd sp!, {r1-r4} @ push old task's r0-r3
  170. stmfd sp!, {r0} @ push old task's cpsr
  171. ldr r4, =rt_interrupt_from_thread
  172. ldr r5, [r4]
  173. str sp, [r5] @ store sp in preempted tasks's TCB
  174. ldr r6, =rt_interrupt_to_thread
  175. ldr r6, [r6]
  176. ldr sp, [r6] @ get new task's stack pointer
  177. ldmfd sp!, {r4} @ pop new task's cpsr to spsr
  178. msr spsr_cxsf, r4
  179. ldmfd sp!, {r0-r12,lr,pc}^ @ pop new task's r0-r12,lr & pc, copy spsr to cpsr
  180. .macro push_svc_reg
  181. sub sp, sp, #17 * 4 @/* Sizeof(struct rt_hw_exp_stack) */
  182. stmia sp, {r0 - r12} @/* Calling r0-r12 */
  183. mov r0, sp
  184. mrs r6, spsr @/* Save CPSR */
  185. str lr, [r0, #15*4] @/* Push PC */
  186. str r6, [r0, #16*4] @/* Push CPSR */
  187. cps #Mode_SVC
  188. str sp, [r0, #13*4] @/* Save calling SP */
  189. str lr, [r0, #14*4] @/* Save calling PC */
  190. .endm
  191. .align 5
  192. .globl vector_swi
  193. vector_swi:
  194. push_svc_reg
  195. bl rt_hw_trap_swi
  196. b .
  197. .align 5
  198. .globl vector_undef
  199. vector_undef:
  200. push_svc_reg
  201. bl rt_hw_trap_undef
  202. b .
  203. .align 5
  204. .globl vector_pabt
  205. vector_pabt:
  206. push_svc_reg
  207. bl rt_hw_trap_pabt
  208. b .
  209. .align 5
  210. .globl vector_dabt
  211. vector_dabt:
  212. push_svc_reg
  213. bl rt_hw_trap_dabt
  214. b .
  215. .align 5
  216. .globl vector_resv
  217. vector_resv:
  218. push_svc_reg
  219. bl rt_hw_trap_resv
  220. b .