cpuport.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2010-01-25 Bernard first version
  9. * 2012-05-31 aozima Merge all of the C source code into cpuport.c
  10. * 2012-08-17 aozima fixed bug: store r8 - r11.
  11. * 2012-12-23 aozima stack addr align to 8byte.
  12. */
  13. #include <rtthread.h>
  14. struct exception_stack_frame
  15. {
  16. rt_uint32_t r0;
  17. rt_uint32_t r1;
  18. rt_uint32_t r2;
  19. rt_uint32_t r3;
  20. rt_uint32_t r12;
  21. rt_uint32_t lr;
  22. rt_uint32_t pc;
  23. rt_uint32_t psr;
  24. };
  25. struct stack_frame
  26. {
  27. /* r4 ~ r7 low register */
  28. rt_uint32_t r4;
  29. rt_uint32_t r5;
  30. rt_uint32_t r6;
  31. rt_uint32_t r7;
  32. /* r8 ~ r11 high register */
  33. rt_uint32_t r8;
  34. rt_uint32_t r9;
  35. rt_uint32_t r10;
  36. rt_uint32_t r11;
  37. struct exception_stack_frame exception_stack_frame;
  38. };
  39. /* flag in interrupt handling */
  40. rt_uint32_t rt_interrupt_from_thread, rt_interrupt_to_thread;
  41. rt_uint32_t rt_thread_switch_interrupt_flag;
  42. /**
  43. * This function will initialize thread stack
  44. *
  45. * @param tentry the entry of thread
  46. * @param parameter the parameter of entry
  47. * @param stack_addr the beginning stack address
  48. * @param texit the function will be called when thread exit
  49. *
  50. * @return stack address
  51. */
  52. rt_uint8_t *rt_hw_stack_init(void *tentry,
  53. void *parameter,
  54. rt_uint8_t *stack_addr,
  55. void *texit)
  56. {
  57. struct stack_frame *stack_frame;
  58. rt_uint8_t *stk;
  59. unsigned long i;
  60. stk = stack_addr + sizeof(rt_uint32_t);
  61. stk = (rt_uint8_t *)RT_ALIGN_DOWN((rt_uint32_t)stk, 8);
  62. stk -= sizeof(struct stack_frame);
  63. stack_frame = (struct stack_frame *)stk;
  64. /* init all register */
  65. for (i = 0; i < sizeof(struct stack_frame) / sizeof(rt_uint32_t); i ++)
  66. {
  67. ((rt_uint32_t *)stack_frame)[i] = 0xdeadbeef;
  68. }
  69. stack_frame->exception_stack_frame.r0 = (unsigned long)parameter; /* r0 : argument */
  70. stack_frame->exception_stack_frame.r1 = 0; /* r1 */
  71. stack_frame->exception_stack_frame.r2 = 0; /* r2 */
  72. stack_frame->exception_stack_frame.r3 = 0; /* r3 */
  73. stack_frame->exception_stack_frame.r12 = 0; /* r12 */
  74. stack_frame->exception_stack_frame.lr = (unsigned long)texit; /* lr */
  75. stack_frame->exception_stack_frame.pc = (unsigned long)tentry; /* entry point, pc */
  76. stack_frame->exception_stack_frame.psr = 0x01000000L; /* PSR */
  77. /* return task's current stack address */
  78. return stk;
  79. }
  80. #if defined(RT_USING_FINSH) && defined(MSH_USING_BUILT_IN_COMMANDS)
  81. extern long list_thread(void);
  82. #endif
  83. extern rt_thread_t rt_current_thread;
  84. /**
  85. * fault exception handling
  86. */
  87. void rt_hw_hard_fault_exception(struct exception_stack_frame *contex)
  88. {
  89. rt_kprintf("psr: 0x%08x\n", contex->psr);
  90. rt_kprintf(" pc: 0x%08x\n", contex->pc);
  91. rt_kprintf(" lr: 0x%08x\n", contex->lr);
  92. rt_kprintf("r12: 0x%08x\n", contex->r12);
  93. rt_kprintf("r03: 0x%08x\n", contex->r3);
  94. rt_kprintf("r02: 0x%08x\n", contex->r2);
  95. rt_kprintf("r01: 0x%08x\n", contex->r1);
  96. rt_kprintf("r00: 0x%08x\n", contex->r0);
  97. rt_kprintf("hard fault on thread: %s\n", rt_current_thread->name);
  98. #if defined(RT_USING_FINSH) && defined(MSH_USING_BUILT_IN_COMMANDS)
  99. list_thread();
  100. #endif
  101. while (1);
  102. }
  103. #define SCB_CFSR (*(volatile const unsigned *)0xE000ED28) /* Configurable Fault Status Register */
  104. #define SCB_HFSR (*(volatile const unsigned *)0xE000ED2C) /* HardFault Status Register */
  105. #define SCB_MMAR (*(volatile const unsigned *)0xE000ED34) /* MemManage Fault Address register */
  106. #define SCB_BFAR (*(volatile const unsigned *)0xE000ED38) /* Bus Fault Address Register */
  107. #define SCB_AIRCR (*(volatile unsigned long *)0xE000ED0C) /* Reset control Address Register */
  108. #define SCB_RESET_VALUE 0x05FA0004 /* Reset value, write to SCB_AIRCR can reset cpu */
  109. #define SCB_CFSR_MFSR (*(volatile const unsigned char*)0xE000ED28) /* Memory-management Fault Status Register */
  110. #define SCB_CFSR_BFSR (*(volatile const unsigned char*)0xE000ED29) /* Bus Fault Status Register */
  111. #define SCB_CFSR_UFSR (*(volatile const unsigned short*)0xE000ED2A) /* Usage Fault Status Register */
  112. /**
  113. * reset CPU
  114. */
  115. RT_WEAK void rt_hw_cpu_reset(void)
  116. {
  117. SCB_AIRCR = SCB_RESET_VALUE;//((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |SCB_AIRCR_SYSRESETREQ_Msk);
  118. }