board.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-06 SummerGift first version
  9. */
  10. #include <board.h>
  11. #include <drv_common.h>
  12. /**
  13. * @brief System Clock Configuration
  14. * @retval None
  15. */
  16. void SystemClock_Config(void)
  17. {
  18. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  19. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  20. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  21. /** Configure LSE Drive Capability
  22. */
  23. HAL_PWR_EnableBkUpAccess();
  24. __HAL_RCC_LSEDRIVE_CONFIG(RCC_LSEDRIVE_LOW);
  25. /** Initializes the CPU, AHB and APB busses clocks
  26. */
  27. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_LSE|RCC_OSCILLATORTYPE_MSI;
  28. RCC_OscInitStruct.LSEState = RCC_LSE_ON;
  29. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  30. RCC_OscInitStruct.MSICalibrationValue = 0;
  31. RCC_OscInitStruct.MSIClockRange = RCC_MSIRANGE_6;
  32. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  33. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_MSI;
  34. RCC_OscInitStruct.PLL.PLLM = 1;
  35. RCC_OscInitStruct.PLL.PLLN = 40;
  36. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV7;
  37. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  38. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV2;
  39. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  40. {
  41. Error_Handler();
  42. }
  43. /** Initializes the CPU, AHB and APB busses clocks
  44. */
  45. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  46. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  47. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  48. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  49. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  50. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  51. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_4) != HAL_OK)
  52. {
  53. Error_Handler();
  54. }
  55. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_RTC|RCC_PERIPHCLK_USART1
  56. |RCC_PERIPHCLK_USART2|RCC_PERIPHCLK_LPTIM1;
  57. PeriphClkInit.Usart1ClockSelection = RCC_USART1CLKSOURCE_PCLK2;
  58. PeriphClkInit.Usart2ClockSelection = RCC_USART2CLKSOURCE_PCLK1;
  59. PeriphClkInit.Lptim1ClockSelection = RCC_LPTIM1CLKSOURCE_LSE;
  60. PeriphClkInit.RTCClockSelection = RCC_RTCCLKSOURCE_LSE;
  61. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  62. {
  63. Error_Handler();
  64. }
  65. /** Configure the main internal regulator output voltage
  66. */
  67. if (HAL_PWREx_ControlVoltageScaling(PWR_REGULATOR_VOLTAGE_SCALE1) != HAL_OK)
  68. {
  69. Error_Handler();
  70. }
  71. /** Enable MSI Auto calibration
  72. */
  73. HAL_RCCEx_EnableMSIPLLMode();
  74. }