start_gcc.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. * 2018-11-22 Jesven in the interrupt context, use rt_scheduler_do_irq_switch checks
  10. * and switches to a new thread
  11. */
  12. #include "rtconfig.h"
  13. .equ Mode_USR, 0x10
  14. .equ Mode_FIQ, 0x11
  15. .equ Mode_IRQ, 0x12
  16. .equ Mode_SVC, 0x13
  17. .equ Mode_ABT, 0x17
  18. .equ Mode_UND, 0x1B
  19. .equ Mode_SYS, 0x1F
  20. .equ I_Bit, 0x80 @ when I bit is set, IRQ is disabled
  21. .equ F_Bit, 0x40 @ when F bit is set, FIQ is disabled
  22. .equ UND_Stack_Size, 0x00000400
  23. .equ SVC_Stack_Size, 0x00000400
  24. .equ ABT_Stack_Size, 0x00000400
  25. .equ RT_FIQ_STACK_PGSZ, 0x00000000
  26. .equ RT_IRQ_STACK_PGSZ, 0x00000800
  27. .equ USR_Stack_Size, 0x00000400
  28. .equ SUB_UND_Stack_Size, 0x00000400
  29. .equ SUB_SVC_Stack_Size, 0x00000400
  30. .equ SUB_ABT_Stack_Size, 0x00000400
  31. .equ SUB_RT_FIQ_STACK_PGSZ, 0x00000000
  32. .equ SUB_RT_IRQ_STACK_PGSZ, 0x00000400
  33. .equ SUB_USR_Stack_Size, 0x00000400
  34. #define ISR_Stack_Size (UND_Stack_Size + SVC_Stack_Size + ABT_Stack_Size + \
  35. RT_FIQ_STACK_PGSZ + RT_IRQ_STACK_PGSZ)
  36. #define SUB_ISR_Stack_Size (SUB_UND_Stack_Size + SUB_SVC_Stack_Size + SUB_ABT_Stack_Size + \
  37. SUB_RT_FIQ_STACK_PGSZ + SUB_RT_IRQ_STACK_PGSZ)
  38. .section .bss.share.isr
  39. /* stack */
  40. .globl stack_start
  41. .globl stack_top
  42. .align 3
  43. stack_start:
  44. .rept ISR_Stack_Size
  45. .byte 0
  46. .endr
  47. stack_top:
  48. .text
  49. /* reset entry */
  50. .globl _reset
  51. _reset:
  52. #ifdef ARCH_ARMV8
  53. /* Check for HYP mode */
  54. mrs r0, cpsr_all
  55. and r0, r0, #0x1F
  56. mov r8, #0x1A
  57. cmp r0, r8
  58. beq overHyped
  59. b continue
  60. overHyped: /* Get out of HYP mode */
  61. adr r1, continue
  62. msr ELR_hyp, r1
  63. mrs r1, cpsr_all
  64. and r1, r1, #0x1f ;@ CPSR_MODE_MASK
  65. orr r1, r1, #0x13 ;@ CPSR_MODE_SUPERVISOR
  66. msr SPSR_hyp, r1
  67. eret
  68. continue:
  69. #endif
  70. /* set the cpu to SVC32 mode and disable interrupt */
  71. cps #Mode_SVC
  72. #ifdef RT_USING_FPU
  73. mov r4, #0xfffffff
  74. mcr p15, 0, r4, c1, c0, 2
  75. #endif
  76. /* disable the data alignment check */
  77. mrc p15, 0, r1, c1, c0, 0
  78. bic r1, #(1<<0) /* Disable MMU */
  79. bic r1, #(1<<1) /* Disable Alignment fault checking */
  80. bic r1, #(1<<2) /* Disable data cache */
  81. bic r1, #(1<<11) /* Disable program flow prediction */
  82. bic r1, #(1<<12) /* Disable instruction cache */
  83. bic r1, #(3<<19) /* bit[20:19] must be zero */
  84. mcr p15, 0, r1, c1, c0, 0
  85. @ get cpu id, and subtract the offset from the stacks base address
  86. bl rt_hw_cpu_id
  87. mov r5, r0
  88. cmp r5, #0 @ cpu id == 0
  89. beq normal_setup
  90. @ cpu id > 0, stop or wait
  91. #ifdef RT_SMP_AUTO_BOOT
  92. ldr r0, =secondary_cpu_entry
  93. mov r1, #0
  94. str r1, [r0] /* clean secondary_cpu_entry */
  95. #endif /* RT_SMP_AUTO_BOOT */
  96. secondary_loop:
  97. @ cpu core 1 goes into sleep until core 0 wakeup it
  98. wfe
  99. #ifdef RT_SMP_AUTO_BOOT
  100. ldr r1, =secondary_cpu_entry
  101. ldr r0, [r1]
  102. cmp r0, #0
  103. blxne r0 /* if(secondary_cpu_entry) secondary_cpu_entry(); */
  104. #endif /* RT_SMP_AUTO_BOOT */
  105. b secondary_loop
  106. normal_setup:
  107. /* setup stack */
  108. bl stack_setup
  109. /* clear .bss */
  110. mov r0,#0 /* get a zero */
  111. ldr r1,=__bss_start /* bss start */
  112. ldr r2,=__bss_end /* bss end */
  113. bss_loop:
  114. cmp r1,r2 /* check if data to clear */
  115. strlo r0,[r1],#4 /* clear 4 bytes */
  116. blo bss_loop /* loop until done */
  117. #ifdef RT_USING_SMP
  118. mrc p15, 0, r1, c1, c0, 1
  119. mov r0, #(1<<6)
  120. orr r1, r0
  121. mcr p15, 0, r1, c1, c0, 1 //enable smp
  122. #endif
  123. /* enable branch prediction */
  124. mrc p15, 0, r0, c1, c0, 0
  125. orr r0, r0, #(1<<11)
  126. mcr p15, 0, r0, c1, c0, 0
  127. /* initialize the mmu table and enable mmu */
  128. ldr r0, =platform_mem_desc
  129. ldr r1, =platform_mem_desc_size
  130. ldr r1, [r1]
  131. bl rt_hw_init_mmu_table
  132. bl rt_hw_mmu_init
  133. /* start RT-Thread Kernel */
  134. ldr pc, _rtthread_startup
  135. _rtthread_startup:
  136. .word rtthread_startup
  137. stack_setup:
  138. ldr r0, =stack_top
  139. @ Set the startup stack for svc
  140. mov sp, r0
  141. sub r0, r0, #SVC_Stack_Size
  142. @ Enter Undefined Instruction Mode and set its Stack Pointer
  143. msr cpsr_c, #Mode_UND|I_Bit|F_Bit
  144. mov sp, r0
  145. sub r0, r0, #UND_Stack_Size
  146. @ Enter Abort Mode and set its Stack Pointer
  147. msr cpsr_c, #Mode_ABT|I_Bit|F_Bit
  148. mov sp, r0
  149. sub r0, r0, #ABT_Stack_Size
  150. @ Enter FIQ Mode and set its Stack Pointer
  151. msr cpsr_c, #Mode_FIQ|I_Bit|F_Bit
  152. mov sp, r0
  153. sub r0, r0, #RT_FIQ_STACK_PGSZ
  154. @ Enter IRQ Mode and set its Stack Pointer
  155. msr cpsr_c, #Mode_IRQ|I_Bit|F_Bit
  156. mov sp, r0
  157. sub r0, r0, #RT_IRQ_STACK_PGSZ
  158. /* come back to SVC mode */
  159. msr cpsr_c, #Mode_SVC|I_Bit|F_Bit
  160. bx lr
  161. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  162. .section .text.isr, "ax"
  163. .align 5
  164. .globl vector_fiq
  165. vector_fiq:
  166. stmfd sp!,{r0-r7,lr}
  167. bl rt_hw_trap_fiq
  168. ldmfd sp!,{r0-r7,lr}
  169. subs pc, lr, #4
  170. .globl rt_interrupt_enter
  171. .globl rt_interrupt_leave
  172. .globl rt_thread_switch_interrupt_flag
  173. .globl rt_interrupt_from_thread
  174. .globl rt_interrupt_to_thread
  175. .globl rt_current_thread
  176. .globl vmm_thread
  177. .globl vmm_virq_check
  178. .align 5
  179. .globl vector_irq
  180. vector_irq:
  181. #ifdef RT_USING_SMP
  182. clrex
  183. stmfd sp!, {r0, r1}
  184. cps #Mode_SVC
  185. mov r0, sp /* svc_sp */
  186. mov r1, lr /* svc_lr */
  187. cps #Mode_IRQ
  188. sub lr, #4
  189. stmfd r0!, {r1, lr} /* svc_lr, svc_pc */
  190. stmfd r0!, {r2 - r12}
  191. ldmfd sp!, {r1, r2} /* original r0, r1 */
  192. stmfd r0!, {r1 - r2}
  193. mrs r1, spsr /* original mode */
  194. stmfd r0!, {r1}
  195. #ifdef RT_USING_LWP
  196. stmfd r0, {r13, r14}^ /* usr_sp, usr_lr */
  197. sub r0, #8
  198. #endif
  199. #ifdef RT_USING_FPU
  200. /* fpu context */
  201. vmrs r6, fpexc
  202. tst r6, #(1<<30)
  203. beq 1f
  204. vstmdb r0!, {d0-d15}
  205. vstmdb r0!, {d16-d31}
  206. vmrs r5, fpscr
  207. stmfd r0!, {r5}
  208. 1:
  209. stmfd r0!, {r6}
  210. #endif
  211. /* now irq stack is clean */
  212. /* r0 is task svc_sp */
  213. /* backup r0 -> r8 */
  214. mov r8, r0
  215. bl rt_interrupt_enter
  216. bl rt_hw_trap_irq
  217. bl rt_interrupt_leave
  218. cps #Mode_SVC
  219. mov sp, r8
  220. mov r0, r8
  221. bl rt_scheduler_do_irq_switch
  222. b rt_hw_context_switch_exit
  223. #else
  224. stmfd sp!, {r0-r12,lr}
  225. bl rt_interrupt_enter
  226. bl rt_hw_trap_irq
  227. bl rt_interrupt_leave
  228. @ if rt_thread_switch_interrupt_flag set, jump to
  229. @ rt_hw_context_switch_interrupt_do and don't return
  230. ldr r0, =rt_thread_switch_interrupt_flag
  231. ldr r1, [r0]
  232. cmp r1, #1
  233. beq rt_hw_context_switch_interrupt_do
  234. ldmfd sp!, {r0-r12,lr}
  235. subs pc, lr, #4
  236. rt_hw_context_switch_interrupt_do:
  237. mov r1, #0 @ clear flag
  238. str r1, [r0]
  239. mov r1, sp @ r1 point to {r0-r3} in stack
  240. add sp, sp, #4*4
  241. ldmfd sp!, {r4-r12,lr}@ reload saved registers
  242. mrs r0, spsr @ get cpsr of interrupt thread
  243. sub r2, lr, #4 @ save old task's pc to r2
  244. @ Switch to SVC mode with no interrupt. If the usr mode guest is
  245. @ interrupted, this will just switch to the stack of kernel space.
  246. @ save the registers in kernel space won't trigger data abort.
  247. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  248. stmfd sp!, {r2} @ push old task's pc
  249. stmfd sp!, {r4-r12,lr}@ push old task's lr,r12-r4
  250. ldmfd r1, {r1-r4} @ restore r0-r3 of the interrupt thread
  251. stmfd sp!, {r1-r4} @ push old task's r0-r3
  252. stmfd sp!, {r0} @ push old task's cpsr
  253. #ifdef RT_USING_LWP
  254. stmfd sp, {r13, r14}^ @push usr_sp, usr_lr
  255. sub sp, #8
  256. #endif
  257. #ifdef RT_USING_FPU
  258. /* fpu context */
  259. vmrs r6, fpexc
  260. tst r6, #(1<<30)
  261. beq 1f
  262. vstmdb sp!, {d0-d15}
  263. vstmdb sp!, {d16-d31}
  264. vmrs r5, fpscr
  265. stmfd sp!, {r5}
  266. 1:
  267. stmfd sp!, {r6}
  268. #endif
  269. ldr r4, =rt_interrupt_from_thread
  270. ldr r5, [r4]
  271. str sp, [r5] @ store sp in preempted tasks's TCB
  272. ldr r6, =rt_interrupt_to_thread
  273. ldr r6, [r6]
  274. ldr sp, [r6] @ get new task's stack pointer
  275. bl rt_interrupt_hook
  276. #ifdef RT_USING_FPU
  277. /* fpu context */
  278. ldmfd sp!, {r6}
  279. vmsr fpexc, r6
  280. tst r6, #(1<<30)
  281. beq 1f
  282. ldmfd sp!, {r5}
  283. vmsr fpscr, r5
  284. vldmia sp!, {d16-d31}
  285. vldmia sp!, {d0-d15}
  286. 1:
  287. #endif
  288. #ifdef RT_USING_LWP
  289. ldmfd sp, {r13, r14}^ @pop usr_sp, usr_lr
  290. add sp, #8
  291. #endif
  292. ldmfd sp!, {r4} @ pop new task's cpsr to spsr
  293. msr spsr_cxsf, r4
  294. ldmfd sp!, {r0-r12,lr,pc}^ @ pop new task's r0-r12,lr & pc, copy spsr to cpsr
  295. #endif
  296. .macro push_svc_reg
  297. sub sp, sp, #17 * 4 @/* Sizeof(struct rt_hw_exp_stack) */
  298. stmia sp, {r0 - r12} @/* Calling r0-r12 */
  299. mov r0, sp
  300. mrs r6, spsr @/* Save CPSR */
  301. str lr, [r0, #15*4] @/* Push PC */
  302. str r6, [r0, #16*4] @/* Push CPSR */
  303. mrs r5, cpsr @/* Save CPSR */
  304. and r4, r6, #0x1F
  305. cmp r4, #Mode_USR
  306. moveq r6, #Mode_SYS
  307. orr r6, r6, #0x80 @/* Switch to previous mode, then save SP & PC */
  308. msr cpsr_c, r6
  309. str sp, [r0, #13*4] @/* Save calling SP */
  310. str lr, [r0, #14*4] @/* Save calling PC */
  311. msr cpsr_c, r5 @/* Switch back to current mode */
  312. .endm
  313. .align 5
  314. .weak vector_swi
  315. vector_swi:
  316. push_svc_reg
  317. bl rt_hw_trap_swi
  318. b .
  319. .align 5
  320. .globl vector_undef
  321. vector_undef:
  322. push_svc_reg
  323. cps #Mode_UND
  324. bl rt_hw_trap_undef
  325. #ifdef RT_USING_FPU
  326. ldr lr, [sp, #15*4]
  327. ldmia sp, {r0 - r12}
  328. add sp, sp, #17 * 4
  329. movs pc, lr
  330. #endif
  331. b .
  332. .align 5
  333. .globl vector_pabt
  334. vector_pabt:
  335. push_svc_reg
  336. bl rt_hw_trap_pabt
  337. b .
  338. .align 5
  339. .globl vector_dabt
  340. vector_dabt:
  341. push_svc_reg
  342. bl rt_hw_trap_dabt
  343. b .
  344. .align 5
  345. .globl vector_resv
  346. vector_resv:
  347. push_svc_reg
  348. bl rt_hw_trap_resv
  349. b .
  350. #ifdef RT_USING_SMP
  351. .global secondary_cpu_start
  352. secondary_cpu_start:
  353. #ifdef RT_USING_FPU
  354. mov r4, #0xfffffff
  355. mcr p15, 0, r4, c1, c0, 2
  356. #endif
  357. mrc p15, 0, r1, c1, c0, 1
  358. mov r0, #(1<<6)
  359. orr r1, r0
  360. mcr p15, 0, r1, c1, c0, 1 //enable smp
  361. mrc p15, 0, r0, c1, c0, 0
  362. bic r0, #(1<<13)
  363. mcr p15, 0, r0, c1, c0, 0
  364. /* enable branch prediction */
  365. mrc p15, 0, r0, c1, c0, 0
  366. orr r0, r0, #(1<<11)
  367. mcr p15, 0, r0, c1, c0, 0
  368. @ get cpu id, and subtract the offset from the stacks base address
  369. bl rt_hw_cpu_id
  370. sub r5, r0, #1
  371. ldr r0, =SUB_ISR_Stack_Size
  372. mul r0, r0, r5 @r0 = SUB_ISR_Stack_Size * (cpuid - 1)
  373. ldr r1, =sub_stack_top
  374. sub r0, r1, r0 @r0 = sub_stack_top - (SUB_ISR_Stack_Size * (cpuid - 1))
  375. cps #Mode_SVC
  376. mov sp, r0
  377. sub r0, r0, #SUB_SVC_Stack_Size
  378. cps #Mode_UND
  379. mov sp, r0
  380. sub r0, r0, #SUB_UND_Stack_Size
  381. cps #Mode_ABT
  382. mov sp, r0
  383. sub r0, r0, #SUB_ABT_Stack_Size
  384. cps #Mode_FIQ
  385. mov sp, r0
  386. sub r0, r0, #SUB_RT_FIQ_STACK_PGSZ
  387. cps #Mode_IRQ
  388. mov sp, r0
  389. sub r0, r0, #SUB_RT_IRQ_STACK_PGSZ
  390. cps #Mode_SVC
  391. /* initialize the mmu table and enable mmu */
  392. bl rt_hw_mmu_init
  393. b secondary_cpu_c_start
  394. .bss
  395. .align 2 //align to 2~2=4
  396. .global sub_stack_top /* used for backtrace to calculate stack top of irq mode */
  397. sub_stack_start:
  398. .space (SUB_ISR_Stack_Size * (RT_CPUS_NR-1))
  399. sub_stack_top:
  400. #endif