context_rvds.S 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. ;/*
  2. ; * Copyright (c) 2006-2022, RT-Thread Development Team
  3. ; *
  4. ; * SPDX-License-Identifier: Apache-2.0
  5. ; *
  6. ; * Change Logs:
  7. ; * Date Author Notes
  8. ; * 2009-01-17 Bernard first version
  9. ; * 2013-06-18 aozima add restore MSP feature.
  10. ; * 2013-07-09 aozima enhancement hard fault exception handler.
  11. ; */
  12. ;/**
  13. ; * @addtogroup CORTEX-M3
  14. ; */
  15. ;/*@{*/
  16. SCB_VTOR EQU 0xE000ED08 ; Vector Table Offset Register
  17. NVIC_INT_CTRL EQU 0xE000ED04 ; interrupt control state register
  18. NVIC_SYSPRI2 EQU 0xE000ED20 ; system priority register (2)
  19. NVIC_PENDSV_PRI EQU 0xFFFF0000 ; PendSV and SysTick priority value (lowest)
  20. NVIC_PENDSVSET EQU 0x10000000 ; value to trigger PendSV exception
  21. AREA |.text|, CODE, READONLY, ALIGN=2
  22. THUMB
  23. REQUIRE8
  24. PRESERVE8
  25. IMPORT rt_thread_switch_interrupt_flag
  26. IMPORT rt_interrupt_from_thread
  27. IMPORT rt_interrupt_to_thread
  28. ;/*
  29. ; * rt_base_t rt_hw_interrupt_disable();
  30. ; */
  31. rt_hw_interrupt_disable PROC
  32. EXPORT rt_hw_interrupt_disable
  33. MRS r0, PRIMASK
  34. CPSID I
  35. BX LR
  36. ENDP
  37. ;/*
  38. ; * void rt_hw_interrupt_enable(rt_base_t level);
  39. ; */
  40. rt_hw_interrupt_enable PROC
  41. EXPORT rt_hw_interrupt_enable
  42. MSR PRIMASK, r0
  43. BX LR
  44. ENDP
  45. ;/*
  46. ; * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to);
  47. ; * r0 --> from
  48. ; * r1 --> to
  49. ; */
  50. rt_hw_context_switch_interrupt
  51. EXPORT rt_hw_context_switch_interrupt
  52. rt_hw_context_switch PROC
  53. EXPORT rt_hw_context_switch
  54. ; set rt_thread_switch_interrupt_flag to 1
  55. LDR r2, =rt_thread_switch_interrupt_flag
  56. LDR r3, [r2]
  57. CMP r3, #1
  58. BEQ _reswitch
  59. MOV r3, #1
  60. STR r3, [r2]
  61. LDR r2, =rt_interrupt_from_thread ; set rt_interrupt_from_thread
  62. STR r0, [r2]
  63. _reswitch
  64. LDR r2, =rt_interrupt_to_thread ; set rt_interrupt_to_thread
  65. STR r1, [r2]
  66. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  67. LDR r1, =NVIC_PENDSVSET
  68. STR r1, [r0]
  69. BX LR
  70. ENDP
  71. ; r0 --> switch from thread stack
  72. ; r1 --> switch to thread stack
  73. ; psr, pc, lr, r12, r3, r2, r1, r0 are pushed into [from] stack
  74. PendSV_Handler PROC
  75. EXPORT PendSV_Handler
  76. ; disable interrupt to protect context switch
  77. MRS r2, PRIMASK
  78. CPSID I
  79. ; get rt_thread_switch_interrupt_flag
  80. LDR r0, =rt_thread_switch_interrupt_flag
  81. LDR r1, [r0]
  82. CBZ r1, pendsv_exit ; pendsv already handled
  83. ; clear rt_thread_switch_interrupt_flag to 0
  84. MOV r1, #0x00
  85. STR r1, [r0]
  86. LDR r0, =rt_interrupt_from_thread
  87. LDR r1, [r0]
  88. CBZ r1, switch_to_thread ; skip register save at the first time
  89. MRS r1, psp ; get from thread stack pointer
  90. STMFD r1!, {r4 - r11} ; push r4 - r11 register
  91. LDR r0, [r0]
  92. STR r1, [r0] ; update from thread stack pointer
  93. switch_to_thread
  94. LDR r1, =rt_interrupt_to_thread
  95. LDR r1, [r1]
  96. LDR r1, [r1] ; load thread stack pointer
  97. LDMFD r1!, {r4 - r11} ; pop r4 - r11 register
  98. MSR psp, r1 ; update stack pointer
  99. pendsv_exit
  100. ; restore interrupt
  101. MSR PRIMASK, r2
  102. ORR lr, lr, #0x04
  103. BX lr
  104. ENDP
  105. ;/*
  106. ; * void rt_hw_context_switch_to(rt_uint32 to);
  107. ; * r0 --> to
  108. ; * this fucntion is used to perform the first thread switch
  109. ; */
  110. rt_hw_context_switch_to PROC
  111. EXPORT rt_hw_context_switch_to
  112. ; set to thread
  113. LDR r1, =rt_interrupt_to_thread
  114. STR r0, [r1]
  115. ; set from thread to 0
  116. LDR r1, =rt_interrupt_from_thread
  117. MOV r0, #0x0
  118. STR r0, [r1]
  119. ; set interrupt flag to 1
  120. LDR r1, =rt_thread_switch_interrupt_flag
  121. MOV r0, #1
  122. STR r0, [r1]
  123. ; set the PendSV and SysTick exception priority
  124. LDR r0, =NVIC_SYSPRI2
  125. LDR r1, =NVIC_PENDSV_PRI
  126. LDR.W r2, [r0,#0x00] ; read
  127. ORR r1,r1,r2 ; modify
  128. STR r1, [r0] ; write-back
  129. ; trigger the PendSV exception (causes context switch)
  130. LDR r0, =NVIC_INT_CTRL
  131. LDR r1, =NVIC_PENDSVSET
  132. STR r1, [r0]
  133. ; restore MSP
  134. LDR r0, =SCB_VTOR
  135. LDR r0, [r0]
  136. LDR r0, [r0]
  137. MSR msp, r0
  138. ; enable interrupts at processor level
  139. CPSIE F
  140. CPSIE I
  141. ; ensure PendSV exception taken place before subsequent operation
  142. DSB
  143. ISB
  144. ; never reach here!
  145. ENDP
  146. ; compatible with old version
  147. rt_hw_interrupt_thread_switch PROC
  148. EXPORT rt_hw_interrupt_thread_switch
  149. BX lr
  150. ENDP
  151. IMPORT rt_hw_hard_fault_exception
  152. EXPORT HardFault_Handler
  153. HardFault_Handler PROC
  154. ; get current context
  155. TST lr, #0x04 ; if(!EXC_RETURN[2])
  156. ITE EQ
  157. MRSEQ r0, msp ; [2]=0 ==> Z=1, get fault context from handler.
  158. MRSNE r0, psp ; [2]=1 ==> Z=0, get fault context from thread.
  159. STMFD r0!, {r4 - r11} ; push r4 - r11 register
  160. STMFD r0!, {lr} ; push exec_return register
  161. TST lr, #0x04 ; if(!EXC_RETURN[2])
  162. ITE EQ
  163. MSREQ msp, r0 ; [2]=0 ==> Z=1, update stack pointer to MSP.
  164. MSRNE psp, r0 ; [2]=1 ==> Z=0, update stack pointer to PSP.
  165. PUSH {lr}
  166. BL rt_hw_hard_fault_exception
  167. POP {lr}
  168. ORR lr, lr, #0x04
  169. BX lr
  170. ENDP
  171. ALIGN 4
  172. END