drv_gpio.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-08-25 liYony first version
  9. */
  10. #include <board.h>
  11. #include "drv_gpio.h"
  12. #ifdef BSP_USING_GPIO
  13. #define PIN_NUM(port, no) (((((port) & 0xFu) << 4) | ((no) & 0xFu)))
  14. #define PIN_PORT(pin) ((rt_uint8_t)(((pin) >> 4) & 0xFu))
  15. #define PIN_NO(pin) ((rt_uint8_t)((pin) & 0xFu))
  16. #define PIN_STPORT(pin) ((GPIO_TypeDef *)(GPIOA_BASE + (0x400u * PIN_PORT(pin))))
  17. #define PIN_STPIN(pin) ((rt_uint16_t)(1u << PIN_NO(pin)))
  18. #if defined(GPIOZ)
  19. #define __CH32_PORT_MAX 12u
  20. #elif defined(GPIOK)
  21. #define __CH32_PORT_MAX 11u
  22. #elif defined(GPIOJ)
  23. #define __CH32_PORT_MAX 10u
  24. #elif defined(GPIOI)
  25. #define __CH32_PORT_MAX 9u
  26. #elif defined(GPIOH)
  27. #define __CH32_PORT_MAX 8u
  28. #elif defined(GPIOG)
  29. #define __CH32_PORT_MAX 7u
  30. #elif defined(GPIOF)
  31. #define __CH32_PORT_MAX 6u
  32. #elif defined(GPIOE)
  33. #define __CH32_PORT_MAX 5u
  34. #elif defined(GPIOD)
  35. #define __CH32_PORT_MAX 4u
  36. #elif defined(GPIOC)
  37. #define __CH32_PORT_MAX 3u
  38. #elif defined(GPIOB)
  39. #define __CH32_PORT_MAX 2u
  40. #elif defined(GPIOA)
  41. #define __CH32_PORT_MAX 1u
  42. #else
  43. #define __CH32_PORT_MAX 0u
  44. #error Unsupported CH32 GPIO peripheral.
  45. #endif
  46. #define PIN_STPORT_MAX __CH32_PORT_MAX
  47. static const struct pin_irq_map pin_irq_map[] =
  48. {
  49. {GPIO_Pin_0, EXTI0_IRQn},
  50. {GPIO_Pin_1, EXTI1_IRQn},
  51. {GPIO_Pin_2, EXTI2_IRQn},
  52. {GPIO_Pin_3, EXTI3_IRQn},
  53. {GPIO_Pin_4, EXTI4_IRQn},
  54. {GPIO_Pin_5, EXTI9_5_IRQn},
  55. {GPIO_Pin_6, EXTI9_5_IRQn},
  56. {GPIO_Pin_7, EXTI9_5_IRQn},
  57. {GPIO_Pin_8, EXTI9_5_IRQn},
  58. {GPIO_Pin_9, EXTI9_5_IRQn},
  59. {GPIO_Pin_10, EXTI15_10_IRQn},
  60. {GPIO_Pin_11, EXTI15_10_IRQn},
  61. {GPIO_Pin_12, EXTI15_10_IRQn},
  62. {GPIO_Pin_13, EXTI15_10_IRQn},
  63. {GPIO_Pin_14, EXTI15_10_IRQn},
  64. {GPIO_Pin_15, EXTI15_10_IRQn},
  65. };
  66. static struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  67. {
  68. {-1, 0, RT_NULL, RT_NULL},
  69. {-1, 0, RT_NULL, RT_NULL},
  70. {-1, 0, RT_NULL, RT_NULL},
  71. {-1, 0, RT_NULL, RT_NULL},
  72. {-1, 0, RT_NULL, RT_NULL},
  73. {-1, 0, RT_NULL, RT_NULL},
  74. {-1, 0, RT_NULL, RT_NULL},
  75. {-1, 0, RT_NULL, RT_NULL},
  76. {-1, 0, RT_NULL, RT_NULL},
  77. {-1, 0, RT_NULL, RT_NULL},
  78. {-1, 0, RT_NULL, RT_NULL},
  79. {-1, 0, RT_NULL, RT_NULL},
  80. {-1, 0, RT_NULL, RT_NULL},
  81. {-1, 0, RT_NULL, RT_NULL},
  82. {-1, 0, RT_NULL, RT_NULL},
  83. {-1, 0, RT_NULL, RT_NULL},
  84. };
  85. static rt_uint32_t pin_irq_enable_mask = 0;
  86. #define ITEM_NUM(items) (sizeof(items) / sizeof((items)[0]))
  87. static rt_base_t ch32_pin_get(const char *name)
  88. {
  89. rt_base_t pin = 0;
  90. int hw_port_num, hw_pin_num = 0;
  91. int i, name_len;
  92. name_len = rt_strlen(name);
  93. if ((name_len < 4) || (name_len >= 6))
  94. {
  95. return -RT_EINVAL;
  96. }
  97. if ((name[0] != 'P') || (name[2] != '.'))
  98. {
  99. return -RT_EINVAL;
  100. }
  101. if ((name[1] >= 'A') && (name[1] <= 'Z'))
  102. {
  103. hw_port_num = (int)(name[1] - 'A');
  104. }
  105. else
  106. {
  107. return -RT_EINVAL;
  108. }
  109. for (i = 3; i < name_len; i++)
  110. {
  111. hw_pin_num *= 10;
  112. hw_pin_num += name[i] - '0';
  113. }
  114. pin = PIN_NUM(hw_port_num, hw_pin_num);
  115. return pin;
  116. }
  117. static void ch32_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  118. {
  119. GPIO_TypeDef *gpio_port;
  120. rt_uint16_t gpio_pin;
  121. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  122. {
  123. gpio_port = PIN_STPORT(pin);
  124. gpio_pin = PIN_STPIN(pin);
  125. GPIO_WriteBit(gpio_port, gpio_pin, (BitAction)value);
  126. }
  127. }
  128. static rt_ssize_t ch32_pin_read(rt_device_t dev, rt_base_t pin)
  129. {
  130. GPIO_TypeDef *gpio_port;
  131. rt_uint16_t gpio_pin;
  132. rt_ssize_t value = PIN_LOW;
  133. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  134. {
  135. gpio_port = PIN_STPORT(pin);
  136. gpio_pin = PIN_STPIN(pin);
  137. value = GPIO_ReadInputDataBit(gpio_port, gpio_pin);
  138. }
  139. else
  140. {
  141. return -RT_EINVAL;
  142. }
  143. return value;
  144. }
  145. static void ch32_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  146. {
  147. GPIO_InitTypeDef GPIO_InitStruct;
  148. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  149. {
  150. return;
  151. }
  152. /* Configure GPIO_InitStructure */
  153. GPIO_InitStruct.GPIO_Pin = PIN_STPIN(pin);
  154. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_Out_PP;
  155. GPIO_InitStruct.GPIO_Speed = GPIO_Speed_50MHz;
  156. if (mode == PIN_MODE_OUTPUT)
  157. {
  158. /* output setting */
  159. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_Out_PP;
  160. }
  161. else if (mode == PIN_MODE_INPUT)
  162. {
  163. /* input setting: pull up. */
  164. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  165. }
  166. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  167. {
  168. /* input setting: pull down. */
  169. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_IPD;
  170. }
  171. else if (mode == PIN_MODE_INPUT_PULLUP)
  172. {
  173. /* output setting: od. */
  174. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_IPU;
  175. }
  176. else if (mode == PIN_MODE_OUTPUT_OD)
  177. {
  178. /* output setting: od. */
  179. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_Out_OD;
  180. }
  181. GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  182. }
  183. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  184. {
  185. rt_int32_t i;
  186. for (i = 0; i < 32; i++)
  187. {
  188. if (((rt_uint32_t)0x01 << i) == bit)
  189. {
  190. return i;
  191. }
  192. }
  193. return -1;
  194. }
  195. rt_inline const struct pin_irq_map *get_pin_irq_map(rt_uint32_t pinbit)
  196. {
  197. rt_int32_t mapindex = bit2bitno(pinbit);
  198. if (mapindex < 0 || mapindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  199. {
  200. return RT_NULL;
  201. }
  202. return &pin_irq_map[mapindex];
  203. };
  204. static rt_err_t ch32_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  205. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  206. {
  207. rt_base_t level;
  208. rt_int32_t irqindex = -1;
  209. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  210. {
  211. return -RT_ENOSYS;
  212. }
  213. irqindex = bit2bitno(PIN_STPIN(pin));
  214. if (irqindex < 0 || irqindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  215. {
  216. return -RT_ENOSYS;
  217. }
  218. level = rt_hw_interrupt_disable();
  219. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  220. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  221. pin_irq_hdr_tab[irqindex].mode == mode &&
  222. pin_irq_hdr_tab[irqindex].args == args)
  223. {
  224. rt_hw_interrupt_enable(level);
  225. return RT_EOK;
  226. }
  227. if (pin_irq_hdr_tab[irqindex].pin != -1)
  228. {
  229. rt_hw_interrupt_enable(level);
  230. return -RT_EBUSY;
  231. }
  232. pin_irq_hdr_tab[irqindex].pin = pin;
  233. pin_irq_hdr_tab[irqindex].hdr = hdr;
  234. pin_irq_hdr_tab[irqindex].mode = mode;
  235. pin_irq_hdr_tab[irqindex].args = args;
  236. rt_hw_interrupt_enable(level);
  237. return RT_EOK;
  238. }
  239. static rt_err_t ch32_pin_dettach_irq(struct rt_device *device, rt_base_t pin)
  240. {
  241. rt_base_t level;
  242. rt_int32_t irqindex = -1;
  243. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  244. {
  245. return -RT_ENOSYS;
  246. }
  247. irqindex = bit2bitno(PIN_STPIN(pin));
  248. if (irqindex < 0 || irqindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  249. {
  250. return -RT_ENOSYS;
  251. }
  252. level = rt_hw_interrupt_disable();
  253. if (pin_irq_hdr_tab[irqindex].pin == -1)
  254. {
  255. rt_hw_interrupt_enable(level);
  256. return RT_EOK;
  257. }
  258. pin_irq_hdr_tab[irqindex].pin = -1;
  259. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  260. pin_irq_hdr_tab[irqindex].mode = 0;
  261. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  262. rt_hw_interrupt_enable(level);
  263. return RT_EOK;
  264. }
  265. static rt_err_t ch32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  266. rt_uint8_t enabled)
  267. {
  268. const struct pin_irq_map *irqmap;
  269. rt_base_t level;
  270. rt_int32_t irqindex = -1;
  271. rt_uint8_t gpio_port_souce=0;
  272. GPIO_InitTypeDef GPIO_InitStruct={0};
  273. EXTI_InitTypeDef EXTI_InitStructure={0};
  274. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  275. {
  276. return -RT_ENOSYS;
  277. }
  278. if (enabled == PIN_IRQ_ENABLE)
  279. {
  280. irqindex = bit2bitno(PIN_STPIN(pin));
  281. if (irqindex < 0 || irqindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  282. {
  283. return -RT_ENOSYS;
  284. }
  285. level = rt_hw_interrupt_disable();
  286. if (pin_irq_hdr_tab[irqindex].pin == -1)
  287. {
  288. rt_hw_interrupt_enable(level);
  289. return -RT_ENOSYS;
  290. }
  291. irqmap = &pin_irq_map[irqindex];
  292. /* Configure GPIO_InitStructure */
  293. RCC_APB2PeriphClockCmd(RCC_APB2Periph_AFIO , ENABLE);
  294. GPIO_InitStruct.GPIO_Pin = PIN_STPIN(pin);
  295. GPIO_InitStruct.GPIO_Speed = GPIO_Speed_50MHz;
  296. EXTI_InitStructure.EXTI_Line=PIN_STPIN(pin);
  297. EXTI_InitStructure.EXTI_Mode = EXTI_Mode_Interrupt;
  298. EXTI_InitStructure.EXTI_LineCmd = ENABLE;
  299. switch (pin_irq_hdr_tab[irqindex].mode)
  300. {
  301. case PIN_IRQ_MODE_RISING:
  302. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_IPD;
  303. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising;
  304. break;
  305. case PIN_IRQ_MODE_FALLING:
  306. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_IPU;
  307. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Falling;
  308. break;
  309. case PIN_IRQ_MODE_RISING_FALLING:
  310. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  311. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising_Falling;
  312. break;
  313. }
  314. GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  315. gpio_port_souce=PIN_PORT(pin);
  316. GPIO_EXTILineConfig(gpio_port_souce,(rt_uint8_t)irqindex);
  317. EXTI_Init(&EXTI_InitStructure);
  318. NVIC_SetPriority(irqmap->irqno,5<<4);
  319. NVIC_EnableIRQ( irqmap->irqno );
  320. pin_irq_enable_mask |= irqmap->pinbit;
  321. rt_hw_interrupt_enable(level);
  322. }
  323. else if (enabled == PIN_IRQ_DISABLE)
  324. {
  325. irqmap = get_pin_irq_map(PIN_STPIN(pin));
  326. if (irqmap == RT_NULL)
  327. {
  328. return -RT_ENOSYS;
  329. }
  330. level = rt_hw_interrupt_disable();
  331. pin_irq_enable_mask &= ~irqmap->pinbit;
  332. if (( irqmap->pinbit>=GPIO_Pin_5 )&&( irqmap->pinbit<=GPIO_Pin_9 ))
  333. {
  334. if(!(pin_irq_enable_mask&(GPIO_Pin_5|GPIO_Pin_6|GPIO_Pin_7|GPIO_Pin_8|GPIO_Pin_9)))
  335. {
  336. NVIC_DisableIRQ(irqmap->irqno);
  337. }
  338. }
  339. else if (( irqmap->pinbit>=GPIO_Pin_10 )&&( irqmap->pinbit<=GPIO_Pin_15 ))
  340. {
  341. if(!(pin_irq_enable_mask&(GPIO_Pin_10|GPIO_Pin_11|GPIO_Pin_12|GPIO_Pin_13|GPIO_Pin_14|GPIO_Pin_15)))
  342. {
  343. NVIC_DisableIRQ(irqmap->irqno);
  344. }
  345. }
  346. else
  347. {
  348. NVIC_DisableIRQ(irqmap->irqno);
  349. }
  350. rt_hw_interrupt_enable(level);
  351. }
  352. else
  353. {
  354. return -RT_ENOSYS;
  355. }
  356. return RT_EOK;
  357. }
  358. static const struct rt_pin_ops _ch32_pin_ops =
  359. {
  360. ch32_pin_mode,
  361. ch32_pin_write,
  362. ch32_pin_read,
  363. ch32_pin_attach_irq,
  364. ch32_pin_dettach_irq,
  365. ch32_pin_irq_enable,
  366. ch32_pin_get,
  367. };
  368. rt_inline void pin_irq_hdr(int irqno)
  369. {
  370. if (pin_irq_hdr_tab[irqno].hdr)
  371. {
  372. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  373. }
  374. }
  375. void HAL_GPIO_EXTI_Callback(rt_uint16_t GPIO_Pin)
  376. {
  377. pin_irq_hdr(bit2bitno(GPIO_Pin));
  378. }
  379. #if defined (SOC_RISCV_SERIES_CH32V2)
  380. void EXTI0_IRQHandler(void) __attribute__((interrupt()));
  381. void EXTI1_IRQHandler(void) __attribute__((interrupt()));
  382. void EXTI2_IRQHandler(void) __attribute__((interrupt()));
  383. void EXTI3_IRQHandler(void) __attribute__((interrupt()));
  384. void EXTI4_IRQHandler(void) __attribute__((interrupt()));
  385. void EXTI9_5_IRQHandler(void) __attribute__((interrupt()));
  386. #else
  387. void EXTI0_IRQHandler(void) __attribute__((interrupt("WCH-Interrupt-fast")));
  388. void EXTI1_IRQHandler(void) __attribute__((interrupt("WCH-Interrupt-fast")));
  389. void EXTI2_IRQHandler(void) __attribute__((interrupt("WCH-Interrupt-fast")));
  390. void EXTI3_IRQHandler(void) __attribute__((interrupt("WCH-Interrupt-fast")));
  391. void EXTI4_IRQHandler(void) __attribute__((interrupt("WCH-Interrupt-fast")));
  392. void EXTI9_5_IRQHandler(void) __attribute__((interrupt("WCH-Interrupt-fast")));
  393. #endif
  394. void EXTI0_IRQHandler(void)
  395. {
  396. GET_INT_SP();
  397. rt_interrupt_enter();
  398. if(EXTI_GetITStatus(EXTI_Line0)!=RESET)
  399. {
  400. HAL_GPIO_EXTI_Callback(GPIO_Pin_0);
  401. EXTI_ClearITPendingBit(EXTI_Line0);
  402. }
  403. rt_interrupt_leave();
  404. FREE_INT_SP();
  405. }
  406. void EXTI1_IRQHandler(void)
  407. {
  408. GET_INT_SP();
  409. rt_interrupt_enter();
  410. if(EXTI_GetITStatus(EXTI_Line1)!=RESET)
  411. {
  412. HAL_GPIO_EXTI_Callback(GPIO_Pin_1);
  413. EXTI_ClearITPendingBit(EXTI_Line1);
  414. }
  415. rt_interrupt_leave();
  416. FREE_INT_SP();
  417. }
  418. void EXTI2_IRQHandler(void)
  419. {
  420. GET_INT_SP();
  421. rt_interrupt_enter();
  422. if(EXTI_GetITStatus(EXTI_Line2)!=RESET)
  423. {
  424. HAL_GPIO_EXTI_Callback(GPIO_Pin_2);
  425. EXTI_ClearITPendingBit(EXTI_Line2);
  426. }
  427. rt_interrupt_leave();
  428. FREE_INT_SP();
  429. }
  430. void EXTI3_IRQHandler(void)
  431. {
  432. GET_INT_SP();
  433. rt_interrupt_enter();
  434. if(EXTI_GetITStatus(EXTI_Line3)!=RESET)
  435. {
  436. HAL_GPIO_EXTI_Callback(GPIO_Pin_3);
  437. EXTI_ClearITPendingBit(EXTI_Line3);
  438. }
  439. rt_interrupt_leave();
  440. FREE_INT_SP();
  441. }
  442. void EXTI4_IRQHandler(void)
  443. {
  444. GET_INT_SP();
  445. rt_interrupt_enter();
  446. if(EXTI_GetITStatus(EXTI_Line4)!=RESET)
  447. {
  448. HAL_GPIO_EXTI_Callback(GPIO_Pin_4);
  449. EXTI_ClearITPendingBit(EXTI_Line4);
  450. }
  451. rt_interrupt_leave();
  452. FREE_INT_SP();
  453. }
  454. void EXTI9_5_IRQHandler(void)
  455. {
  456. GET_INT_SP();
  457. rt_interrupt_enter();
  458. if( (EXTI_GetITStatus(EXTI_Line5)!=RESET)|| \
  459. (EXTI_GetITStatus(EXTI_Line6)!=RESET)|| \
  460. (EXTI_GetITStatus(EXTI_Line7)!=RESET)|| \
  461. (EXTI_GetITStatus(EXTI_Line8)!=RESET)|| \
  462. (EXTI_GetITStatus(EXTI_Line9)!=RESET) )
  463. {
  464. HAL_GPIO_EXTI_Callback(GPIO_Pin_5);
  465. HAL_GPIO_EXTI_Callback(GPIO_Pin_6);
  466. HAL_GPIO_EXTI_Callback(GPIO_Pin_7);
  467. HAL_GPIO_EXTI_Callback(GPIO_Pin_8);
  468. HAL_GPIO_EXTI_Callback(GPIO_Pin_9);
  469. EXTI_ClearITPendingBit(EXTI_Line5|EXTI_Line6|EXTI_Line7|EXTI_Line8|EXTI_Line9);
  470. }
  471. rt_interrupt_leave();
  472. FREE_INT_SP();
  473. }
  474. int rt_hw_pin_init(void)
  475. {
  476. #if defined(RCC_APB2Periph_GPIOA)
  477. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOA , ENABLE);
  478. #if defined(RCC_APB2Periph_GPIOB)
  479. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOB , ENABLE);
  480. #if defined(RCC_APB2Periph_GPIOC)
  481. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOC , ENABLE);
  482. #if defined(RCC_APB2Periph_GPIOD)
  483. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOD , ENABLE);
  484. #if defined(RCC_APB2Periph_GPIOE)
  485. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOE , ENABLE);
  486. #if defined(RCC_APB2Periph_GPIOF)
  487. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOF , ENABLE);
  488. #if defined(RCC_APB2Periph_GPIOG)
  489. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOG , ENABLE);
  490. #if defined(RCC_APB2Periph_GPIOH)
  491. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOH , ENABLE);
  492. #if defined(RCC_APB2Periph_GPIOI)
  493. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOI , ENABLE);
  494. #if defined(RCC_APB2Periph_GPIOJ)
  495. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOJ , ENABLE);
  496. #if defined(RCC_APB2Periph_GPIOK)
  497. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOK , ENABLE);
  498. #if defined(RCC_APB2Periph_GPIOZ)
  499. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOZ , ENABLE);
  500. #endif /* defined(RCC_APB2Periph_GPIOZ) */
  501. #endif /* defined(RCC_APB2Periph_GPIOK) */
  502. #endif /* defined(RCC_APB2Periph_GPIOJ) */
  503. #endif /* defined(RCC_APB2Periph_GPIOI) */
  504. #endif /* defined(RCC_APB2Periph_GPIOH) */
  505. #endif /* defined(RCC_APB2Periph_GPIOG) */
  506. #endif /* defined(RCC_APB2Periph_GPIOF) */
  507. #endif /* defined(RCC_APB2Periph_GPIOE) */
  508. #endif /* defined(RCC_APB2Periph_GPIOD) */
  509. #endif /* defined(RCC_APB2Periph_GPIOC) */
  510. #endif /* defined(RCC_APB2Periph_GPIOB) */
  511. #endif /* defined(RCC_APB2Periph_GPIOA) */
  512. return rt_device_pin_register("pin", &_ch32_pin_ops, RT_NULL);
  513. }
  514. #endif /* BSP_USING_GPIO */