drv_usart_v2.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2023-02-23 Jonas first version
  9. * 2023-04-16 shelton update for perfection of drv_usart_v2
  10. * 2023-11-16 shelton add support at32f402/405 series
  11. */
  12. #include "drv_common.h"
  13. #include "drv_usart_v2.h"
  14. #include "drv_config.h"
  15. #ifdef RT_USING_SERIAL_V2
  16. #if !defined(BSP_USING_UART1) && !defined(BSP_USING_UART2) && \
  17. !defined(BSP_USING_UART3) && !defined(BSP_USING_UART4) && \
  18. !defined(BSP_USING_UART5) && !defined(BSP_USING_UART6) && \
  19. !defined(BSP_USING_UART7) && !defined(BSP_USING_UART8)
  20. #error "Please define at least one BSP_USING_UARTx"
  21. #endif
  22. enum {
  23. #ifdef BSP_USING_UART1
  24. UART1_INDEX,
  25. #endif
  26. #ifdef BSP_USING_UART2
  27. UART2_INDEX,
  28. #endif
  29. #ifdef BSP_USING_UART3
  30. UART3_INDEX,
  31. #endif
  32. #ifdef BSP_USING_UART4
  33. UART4_INDEX,
  34. #endif
  35. #ifdef BSP_USING_UART5
  36. UART5_INDEX,
  37. #endif
  38. #ifdef BSP_USING_UART6
  39. UART6_INDEX,
  40. #endif
  41. #ifdef BSP_USING_UART7
  42. UART7_INDEX,
  43. #endif
  44. #ifdef BSP_USING_UART8
  45. UART8_INDEX,
  46. #endif
  47. };
  48. static struct at32_uart uart_config[] = {
  49. #ifdef BSP_USING_UART1
  50. UART1_CONFIG,
  51. #endif
  52. #ifdef BSP_USING_UART2
  53. UART2_CONFIG,
  54. #endif
  55. #ifdef BSP_USING_UART3
  56. UART3_CONFIG,
  57. #endif
  58. #ifdef BSP_USING_UART4
  59. UART4_CONFIG,
  60. #endif
  61. #ifdef BSP_USING_UART5
  62. UART5_CONFIG,
  63. #endif
  64. #ifdef BSP_USING_UART6
  65. UART6_CONFIG,
  66. #endif
  67. #ifdef BSP_USING_UART7
  68. UART7_CONFIG,
  69. #endif
  70. #ifdef BSP_USING_UART8
  71. UART8_CONFIG,
  72. #endif
  73. };
  74. #ifdef RT_SERIAL_USING_DMA
  75. static void at32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  76. #endif
  77. static rt_err_t at32_configure(struct rt_serial_device *serial,
  78. struct serial_configure *cfg) {
  79. usart_data_bit_num_type data_bit;
  80. usart_stop_bit_num_type stop_bit;
  81. usart_parity_selection_type parity_mode;
  82. usart_hardware_flow_control_type flow_control;
  83. RT_ASSERT(serial != RT_NULL);
  84. RT_ASSERT(cfg != RT_NULL);
  85. struct at32_uart *instance = rt_container_of(serial, struct at32_uart, serial);
  86. RT_ASSERT(instance != RT_NULL);
  87. at32_msp_usart_init((void *)instance->uart_x);
  88. usart_receiver_enable(instance->uart_x, TRUE);
  89. usart_transmitter_enable(instance->uart_x, TRUE);
  90. switch (cfg->data_bits) {
  91. case DATA_BITS_8:
  92. data_bit = USART_DATA_8BITS;
  93. break;
  94. case DATA_BITS_9:
  95. data_bit = USART_DATA_9BITS;
  96. break;
  97. default:
  98. data_bit = USART_DATA_8BITS;
  99. break;
  100. }
  101. switch (cfg->stop_bits) {
  102. case STOP_BITS_1:
  103. stop_bit = USART_STOP_1_BIT;
  104. break;
  105. case STOP_BITS_2:
  106. stop_bit = USART_STOP_2_BIT;
  107. break;
  108. default:
  109. stop_bit = USART_STOP_1_BIT;
  110. break;
  111. }
  112. switch (cfg->parity) {
  113. case PARITY_NONE:
  114. parity_mode = USART_PARITY_NONE;
  115. break;
  116. case PARITY_ODD:
  117. parity_mode = USART_PARITY_ODD;
  118. break;
  119. case PARITY_EVEN:
  120. parity_mode = USART_PARITY_EVEN;
  121. break;
  122. default:
  123. parity_mode = USART_PARITY_NONE;
  124. break;
  125. }
  126. switch (cfg->flowcontrol) {
  127. case RT_SERIAL_FLOWCONTROL_NONE:
  128. flow_control = USART_HARDWARE_FLOW_NONE;
  129. break;
  130. case RT_SERIAL_FLOWCONTROL_CTSRTS:
  131. flow_control = USART_HARDWARE_FLOW_RTS_CTS;
  132. break;
  133. default:
  134. flow_control = USART_HARDWARE_FLOW_NONE;
  135. break;
  136. }
  137. #ifdef RT_SERIAL_USING_DMA
  138. if (!(serial->parent.open_flag & RT_DEVICE_OFLAG_OPEN)) {
  139. instance->last_index = serial->config.rx_bufsz;
  140. }
  141. #endif
  142. usart_hardware_flow_control_set(instance->uart_x, flow_control);
  143. usart_parity_selection_config(instance->uart_x, parity_mode);
  144. usart_init(instance->uart_x, cfg->baud_rate, data_bit, stop_bit);
  145. usart_enable(instance->uart_x, TRUE);
  146. return RT_EOK;
  147. }
  148. static rt_err_t at32_control(struct rt_serial_device *serial, int cmd, void *arg) {
  149. struct at32_uart *instance;
  150. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  151. RT_ASSERT(serial != RT_NULL);
  152. instance = rt_container_of(serial, struct at32_uart, serial);
  153. RT_ASSERT(instance != RT_NULL);
  154. if (ctrl_arg & (RT_DEVICE_FLAG_RX_BLOCKING | RT_DEVICE_FLAG_RX_NON_BLOCKING))
  155. {
  156. if (instance->uart_dma_flag & RT_DEVICE_FLAG_DMA_RX)
  157. ctrl_arg = RT_DEVICE_FLAG_DMA_RX;
  158. else
  159. ctrl_arg = RT_DEVICE_FLAG_INT_RX;
  160. }
  161. else if (ctrl_arg & (RT_DEVICE_FLAG_TX_BLOCKING | RT_DEVICE_FLAG_TX_NON_BLOCKING))
  162. {
  163. if (instance->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  164. ctrl_arg = RT_DEVICE_FLAG_DMA_TX;
  165. else
  166. ctrl_arg = RT_DEVICE_FLAG_INT_TX;
  167. }
  168. switch (cmd) {
  169. case RT_DEVICE_CTRL_CLR_INT:
  170. nvic_irq_disable(instance->irqn);
  171. if (ctrl_arg == RT_DEVICE_FLAG_INT_RX)
  172. usart_interrupt_enable(instance->uart_x, USART_RDBF_INT, FALSE);
  173. else if (ctrl_arg == RT_DEVICE_FLAG_INT_TX)
  174. usart_interrupt_enable(instance->uart_x, USART_TDBE_INT, FALSE);
  175. #ifdef RT_SERIAL_USING_DMA
  176. else if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX)
  177. {
  178. usart_interrupt_enable(instance->uart_x, USART_RDBF_INT, FALSE);
  179. nvic_irq_disable(instance->dma_rx->dma_irqn);
  180. dma_reset(instance->dma_rx->dma_channel);
  181. }
  182. else if (ctrl_arg == RT_DEVICE_FLAG_DMA_TX)
  183. {
  184. usart_interrupt_enable(instance->uart_x, USART_TDBE_INT, FALSE);
  185. nvic_irq_disable(instance->dma_tx->dma_irqn);
  186. dma_reset(instance->dma_tx->dma_channel);
  187. }
  188. #endif
  189. break;
  190. case RT_DEVICE_CTRL_SET_INT:
  191. nvic_irq_enable(instance->irqn, 1, 0);
  192. if (ctrl_arg == RT_DEVICE_FLAG_INT_RX)
  193. usart_interrupt_enable(instance->uart_x, USART_RDBF_INT, TRUE);
  194. else if (ctrl_arg == RT_DEVICE_FLAG_INT_TX)
  195. usart_interrupt_enable(instance->uart_x, USART_TDBE_INT, TRUE);
  196. break;
  197. case RT_DEVICE_CTRL_CONFIG:
  198. if(ctrl_arg & (RT_DEVICE_FLAG_DMA_RX | RT_DEVICE_FLAG_DMA_TX))
  199. {
  200. #ifdef RT_SERIAL_USING_DMA
  201. at32_dma_config(serial, ctrl_arg);
  202. #endif
  203. }
  204. else
  205. at32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)ctrl_arg);
  206. break;
  207. case RT_DEVICE_CHECK_OPTMODE:
  208. {
  209. if(ctrl_arg & RT_DEVICE_FLAG_DMA_TX)
  210. return RT_SERIAL_TX_BLOCKING_NO_BUFFER;
  211. else
  212. return RT_SERIAL_TX_BLOCKING_BUFFER;
  213. }
  214. case RT_DEVICE_CTRL_CLOSE:
  215. usart_reset(instance->uart_x);
  216. break;
  217. }
  218. return RT_EOK;
  219. }
  220. static int at32_putc(struct rt_serial_device *serial, char ch) {
  221. struct at32_uart *instance;
  222. RT_ASSERT(serial != RT_NULL);
  223. instance = rt_container_of(serial, struct at32_uart, serial);
  224. RT_ASSERT(instance != RT_NULL);
  225. usart_data_transmit(instance->uart_x, (uint8_t)ch);
  226. while (usart_flag_get(instance->uart_x, USART_TDC_FLAG) == RESET);
  227. return 1;
  228. }
  229. static int at32_getc(struct rt_serial_device *serial) {
  230. int ch;
  231. struct at32_uart *instance;
  232. RT_ASSERT(serial != RT_NULL);
  233. instance = rt_container_of(serial, struct at32_uart, serial);
  234. RT_ASSERT(instance != RT_NULL);
  235. ch = -1;
  236. if (usart_flag_get(instance->uart_x, USART_RDBF_FLAG) != RESET) {
  237. ch = usart_data_receive(instance->uart_x) & 0xff;
  238. }
  239. return ch;
  240. }
  241. #ifdef RT_SERIAL_USING_DMA
  242. static void _uart_dma_receive(struct at32_uart *instance, rt_uint8_t *buffer, rt_uint32_t size)
  243. {
  244. dma_channel_type* dma_channel = instance->dma_rx->dma_channel;
  245. dma_channel->dtcnt = size;
  246. dma_channel->paddr = (rt_uint32_t)&(instance->uart_x->dt);
  247. dma_channel->maddr = (rt_uint32_t)buffer;
  248. /* enable usart interrupt */
  249. usart_interrupt_enable(instance->uart_x, USART_PERR_INT, TRUE);
  250. usart_interrupt_enable(instance->uart_x, USART_IDLE_INT, TRUE);
  251. /* enable transmit complete interrupt */
  252. dma_interrupt_enable(dma_channel, DMA_FDT_INT, TRUE);
  253. /* enable dma receive */
  254. usart_dma_receiver_enable(instance->uart_x, TRUE);
  255. /* enable dma channel */
  256. dma_channel_enable(dma_channel, TRUE);
  257. }
  258. static void _uart_dma_transmit(struct at32_uart *instance, rt_uint8_t *buffer, rt_uint32_t size)
  259. {
  260. /* wait before transfer complete */
  261. while(instance->dma_tx->dma_done == RT_FALSE);
  262. dma_channel_type *dma_channel = instance->dma_tx->dma_channel;
  263. dma_channel->dtcnt = size;
  264. dma_channel->paddr = (rt_uint32_t)&(instance->uart_x->dt);
  265. dma_channel->maddr = (rt_uint32_t)buffer;
  266. /* enable transmit complete interrupt */
  267. dma_interrupt_enable(dma_channel, DMA_FDT_INT, TRUE);
  268. /* enable dma transmit */
  269. usart_dma_transmitter_enable(instance->uart_x, TRUE);
  270. /* mark dma flag */
  271. instance->dma_tx->dma_done = RT_FALSE;
  272. /* enable dma channel */
  273. dma_channel_enable(dma_channel, TRUE);
  274. }
  275. static void at32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  276. {
  277. dma_init_type dma_init_struct;
  278. dma_channel_type *dma_channel = NULL;
  279. struct rt_serial_rx_fifo *rx_fifo;
  280. struct at32_uart *instance;
  281. struct dma_config *dma_config;
  282. RT_ASSERT(serial != RT_NULL);
  283. instance = rt_container_of(serial, struct at32_uart, serial);
  284. RT_ASSERT(instance != RT_NULL);
  285. RT_ASSERT(flag == RT_DEVICE_FLAG_DMA_TX || flag == RT_DEVICE_FLAG_DMA_RX);
  286. if (RT_DEVICE_FLAG_DMA_RX == flag)
  287. {
  288. dma_channel = instance->dma_rx->dma_channel;
  289. dma_config = instance->dma_rx;
  290. }
  291. else /* RT_DEVICE_FLAG_DMA_TX == flag */
  292. {
  293. dma_channel = instance->dma_tx->dma_channel;
  294. dma_config = instance->dma_tx;
  295. }
  296. crm_periph_clock_enable(dma_config->dma_clock, TRUE);
  297. dma_default_para_init(&dma_init_struct);
  298. dma_init_struct.peripheral_inc_enable = FALSE;
  299. dma_init_struct.memory_inc_enable = TRUE;
  300. dma_init_struct.peripheral_data_width = DMA_PERIPHERAL_DATA_WIDTH_BYTE;
  301. dma_init_struct.memory_data_width = DMA_MEMORY_DATA_WIDTH_BYTE;
  302. dma_init_struct.priority = DMA_PRIORITY_MEDIUM;
  303. if (RT_DEVICE_FLAG_DMA_RX == flag)
  304. {
  305. dma_init_struct.direction = DMA_DIR_PERIPHERAL_TO_MEMORY;
  306. dma_init_struct.loop_mode_enable = TRUE;
  307. }
  308. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  309. {
  310. dma_init_struct.direction = DMA_DIR_MEMORY_TO_PERIPHERAL;
  311. dma_init_struct.loop_mode_enable = FALSE;
  312. }
  313. dma_reset(dma_channel);
  314. dma_init(dma_channel, &dma_init_struct);
  315. #if defined (SOC_SERIES_AT32F425)
  316. dma_flexible_config(dma_config->dma_x, dma_config->flex_channel, \
  317. (dma_flexible_request_type)dma_config->request_id);
  318. #endif
  319. #if defined (SOC_SERIES_AT32F435) || defined (SOC_SERIES_AT32F437) || \
  320. defined (SOC_SERIES_AT32F423) || defined (SOC_SERIES_AT32F402) || \
  321. defined (SOC_SERIES_AT32F405)
  322. dmamux_enable(dma_config->dma_x, TRUE);
  323. dmamux_init(dma_config->dmamux_channel, (dmamux_requst_id_sel_type)dma_config->request_id);
  324. #endif
  325. /* enable interrupt */
  326. if (flag == RT_DEVICE_FLAG_DMA_RX)
  327. {
  328. rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  329. /* start dma transfer */
  330. _uart_dma_receive(instance, rx_fifo->buffer, serial->config.rx_bufsz);
  331. }
  332. /* dma irq should set in dma tx mode */
  333. nvic_irq_enable(dma_config->dma_irqn, 0, 0);
  334. nvic_irq_enable(instance->irqn, 1, 0);
  335. }
  336. #endif
  337. static rt_size_t at32_transmit(struct rt_serial_device *serial, rt_uint8_t *buf, rt_size_t size, rt_uint32_t tx_flag)
  338. {
  339. struct at32_uart *instance;
  340. RT_ASSERT(serial != RT_NULL);
  341. RT_ASSERT(buf != RT_NULL);
  342. instance = rt_container_of(serial, struct at32_uart, serial);
  343. RT_ASSERT(instance != RT_NULL);
  344. if(instance->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  345. {
  346. _uart_dma_transmit(instance, buf, size);
  347. return size;
  348. }
  349. at32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)tx_flag);
  350. return size;
  351. }
  352. static const struct rt_uart_ops at32_uart_ops = {
  353. at32_configure,
  354. at32_control,
  355. at32_putc,
  356. at32_getc,
  357. at32_transmit
  358. };
  359. #ifdef RT_SERIAL_USING_DMA
  360. void dma_rx_isr(struct rt_serial_device *serial)
  361. {
  362. volatile rt_uint32_t reg_sts = 0, index = 0;
  363. rt_size_t recv_len = 0, counter = 0;
  364. struct at32_uart *instance;
  365. RT_ASSERT(serial != RT_NULL);
  366. instance = rt_container_of(serial, struct at32_uart, serial);
  367. RT_ASSERT(instance != RT_NULL);
  368. index = instance->dma_rx->channel_index;
  369. /* clear dma flag */
  370. instance->dma_rx->dma_x->clr |= (rt_uint32_t)(DMA_FDT_FLAG << (4 * (index - 1))) | (DMA_HDT_FLAG << (4 * (index - 1)));
  371. counter = dma_data_number_get(instance->dma_rx->dma_channel);
  372. if (counter <= instance->last_index)
  373. recv_len = instance->last_index - counter;
  374. else
  375. recv_len = serial->config.rx_bufsz + instance->last_index - counter;
  376. if (recv_len)
  377. {
  378. instance->last_index = counter;
  379. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  380. }
  381. }
  382. void dma_tx_isr(struct rt_serial_device *serial)
  383. {
  384. volatile rt_uint32_t reg_sts = 0, index = 0;
  385. rt_size_t trans_total_index;
  386. struct at32_uart *instance;
  387. RT_ASSERT(serial != RT_NULL);
  388. instance = rt_container_of(serial, struct at32_uart, serial);
  389. RT_ASSERT(instance != RT_NULL);
  390. reg_sts = instance->dma_tx->dma_x->sts;
  391. index = instance->dma_tx->channel_index;
  392. if ((reg_sts & (DMA_FDT_FLAG << (4 * (index - 1)))) != RESET)
  393. {
  394. /* mark dma flag */
  395. instance->dma_tx->dma_done = RT_TRUE;
  396. /* clear dma flag */
  397. instance->dma_tx->dma_x->clr |= (rt_uint32_t)(DMA_FDT_FLAG << (4 * (index - 1)));
  398. /* disable dma tx channel */
  399. dma_channel_enable(instance->dma_tx->dma_channel, FALSE);
  400. trans_total_index = dma_data_number_get(instance->dma_tx->dma_channel);
  401. if (trans_total_index == 0)
  402. {
  403. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DMADONE);
  404. }
  405. }
  406. }
  407. #endif
  408. static void usart_isr(struct rt_serial_device *serial)
  409. {
  410. struct at32_uart *instance;
  411. RT_ASSERT(serial != RT_NULL);
  412. instance = rt_container_of(serial, struct at32_uart, serial);
  413. RT_ASSERT(instance != RT_NULL);
  414. if (usart_flag_get(instance->uart_x, USART_RDBF_FLAG) != RESET)
  415. {
  416. struct rt_serial_rx_fifo *rx_fifo;
  417. rx_fifo = (struct rt_serial_rx_fifo *) serial->serial_rx;
  418. RT_ASSERT(rx_fifo != RT_NULL);
  419. rt_ringbuffer_putchar(&(rx_fifo->rb), usart_data_receive(instance->uart_x));
  420. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  421. }
  422. else if ((usart_flag_get(instance->uart_x, USART_TDBE_FLAG) != RESET) && (instance->uart_x->ctrl1_bit.tdbeien))
  423. {
  424. struct rt_serial_tx_fifo *tx_fifo;
  425. tx_fifo = (struct rt_serial_tx_fifo *) serial->serial_tx;
  426. RT_ASSERT(tx_fifo != RT_NULL);
  427. rt_uint8_t put_char = 0;
  428. if (rt_ringbuffer_getchar(&(tx_fifo->rb), &put_char))
  429. {
  430. usart_data_transmit(instance->uart_x, put_char);
  431. }
  432. else
  433. {
  434. usart_interrupt_enable(instance->uart_x, USART_TDBE_INT, FALSE);
  435. usart_interrupt_enable(instance->uart_x, USART_TDC_INT, TRUE);
  436. }
  437. usart_flag_clear(instance->uart_x, USART_TDBE_FLAG);
  438. }
  439. else if ((usart_flag_get(instance->uart_x, USART_TDC_FLAG) != RESET) && (instance->uart_x->ctrl1_bit.tdcien))
  440. {
  441. usart_interrupt_enable(instance->uart_x, USART_TDC_INT, FALSE);
  442. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DONE);
  443. usart_flag_clear(instance->uart_x, USART_TDC_FLAG);
  444. }
  445. #ifdef RT_SERIAL_USING_DMA
  446. else if ((usart_flag_get(instance->uart_x, USART_IDLEF_FLAG) != RESET) && (instance->uart_dma_flag) && \
  447. (instance->uart_x->ctrl1_bit.idleien))
  448. {
  449. dma_rx_isr(serial);
  450. /* clear idle flag */
  451. usart_data_receive(instance->uart_x);
  452. }
  453. #endif
  454. else
  455. {
  456. if (usart_flag_get(instance->uart_x, USART_ROERR_FLAG) != RESET)
  457. {
  458. usart_flag_clear(instance->uart_x, USART_ROERR_FLAG);
  459. }
  460. if (usart_flag_get(instance->uart_x, USART_NERR_FLAG) != RESET)
  461. {
  462. usart_flag_clear(instance->uart_x, USART_NERR_FLAG);
  463. }
  464. if (usart_flag_get(instance->uart_x, USART_FERR_FLAG) != RESET)
  465. {
  466. usart_flag_clear(instance->uart_x, USART_FERR_FLAG);
  467. }
  468. if (usart_flag_get(instance->uart_x, USART_PERR_FLAG) != RESET)
  469. {
  470. usart_flag_clear(instance->uart_x, USART_PERR_FLAG);
  471. }
  472. if (usart_flag_get(instance->uart_x, USART_CTSCF_FLAG) != RESET)
  473. {
  474. usart_flag_clear(instance->uart_x, USART_CTSCF_FLAG);
  475. }
  476. if (usart_flag_get(instance->uart_x, USART_BFF_FLAG) != RESET)
  477. {
  478. usart_flag_clear(instance->uart_x, USART_BFF_FLAG);
  479. }
  480. }
  481. }
  482. #ifdef BSP_USING_UART1
  483. void UART1_IRQHandler(void) {
  484. rt_interrupt_enter();
  485. usart_isr(&uart_config[UART1_INDEX].serial);
  486. rt_interrupt_leave();
  487. }
  488. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  489. void UART1_RX_DMA_IRQHandler(void)
  490. {
  491. /* enter interrupt */
  492. rt_interrupt_enter();
  493. dma_rx_isr(&uart_config[UART1_INDEX].serial);
  494. /* leave interrupt */
  495. rt_interrupt_leave();
  496. }
  497. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA) */
  498. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  499. void UART1_TX_DMA_IRQHandler(void)
  500. {
  501. /* enter interrupt */
  502. rt_interrupt_enter();
  503. dma_tx_isr(&uart_config[UART1_INDEX].serial);
  504. /* leave interrupt */
  505. rt_interrupt_leave();
  506. }
  507. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA) */
  508. #endif
  509. #ifdef BSP_USING_UART2
  510. void UART2_IRQHandler(void) {
  511. rt_interrupt_enter();
  512. usart_isr(&uart_config[UART2_INDEX].serial);
  513. rt_interrupt_leave();
  514. }
  515. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  516. void UART2_RX_DMA_IRQHandler(void)
  517. {
  518. /* enter interrupt */
  519. rt_interrupt_enter();
  520. dma_rx_isr(&uart_config[UART2_INDEX].serial);
  521. /* leave interrupt */
  522. rt_interrupt_leave();
  523. }
  524. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA) */
  525. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  526. void UART2_TX_DMA_IRQHandler(void)
  527. {
  528. /* enter interrupt */
  529. rt_interrupt_enter();
  530. dma_tx_isr(&uart_config[UART2_INDEX].serial);
  531. /* leave interrupt */
  532. rt_interrupt_leave();
  533. }
  534. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA) */
  535. #endif
  536. #ifdef BSP_USING_UART3
  537. void UART3_IRQHandler(void) {
  538. rt_interrupt_enter();
  539. usart_isr(&uart_config[UART3_INDEX].serial);
  540. rt_interrupt_leave();
  541. }
  542. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  543. void UART3_RX_DMA_IRQHandler(void)
  544. {
  545. /* enter interrupt */
  546. rt_interrupt_enter();
  547. dma_rx_isr(&uart_config[UART3_INDEX].serial);
  548. /* leave interrupt */
  549. rt_interrupt_leave();
  550. }
  551. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA) */
  552. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  553. void UART3_TX_DMA_IRQHandler(void)
  554. {
  555. /* enter interrupt */
  556. rt_interrupt_enter();
  557. dma_tx_isr(&uart_config[UART3_INDEX].serial);
  558. /* leave interrupt */
  559. rt_interrupt_leave();
  560. }
  561. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA) */
  562. #endif
  563. #ifdef BSP_USING_UART4
  564. void UART4_IRQHandler(void) {
  565. rt_interrupt_enter();
  566. usart_isr(&uart_config[UART4_INDEX].serial);
  567. rt_interrupt_leave();
  568. }
  569. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA)
  570. void UART4_RX_DMA_IRQHandler(void)
  571. {
  572. /* enter interrupt */
  573. rt_interrupt_enter();
  574. dma_rx_isr(&uart_config[UART4_INDEX].serial);
  575. /* leave interrupt */
  576. rt_interrupt_leave();
  577. }
  578. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA) */
  579. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_TX_USING_DMA)
  580. void UART4_TX_DMA_IRQHandler(void)
  581. {
  582. /* enter interrupt */
  583. rt_interrupt_enter();
  584. dma_tx_isr(&uart_config[UART4_INDEX].serial);
  585. /* leave interrupt */
  586. rt_interrupt_leave();
  587. }
  588. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART14_TX_USING_DMA) */
  589. #endif
  590. #ifdef BSP_USING_UART5
  591. void UART5_IRQHandler(void) {
  592. rt_interrupt_enter();
  593. usart_isr(&uart_config[UART5_INDEX].serial);
  594. rt_interrupt_leave();
  595. }
  596. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA)
  597. void UART5_RX_DMA_IRQHandler(void)
  598. {
  599. /* enter interrupt */
  600. rt_interrupt_enter();
  601. dma_rx_isr(&uart_config[UART5_INDEX].serial);
  602. /* leave interrupt */
  603. rt_interrupt_leave();
  604. }
  605. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA) */
  606. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA)
  607. void UART5_TX_DMA_IRQHandler(void)
  608. {
  609. /* enter interrupt */
  610. rt_interrupt_enter();
  611. dma_tx_isr(&uart_config[UART5_INDEX].serial);
  612. /* leave interrupt */
  613. rt_interrupt_leave();
  614. }
  615. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA) */
  616. #endif
  617. #ifdef BSP_USING_UART6
  618. void UART6_IRQHandler(void) {
  619. rt_interrupt_enter();
  620. usart_isr(&uart_config[UART6_INDEX].serial);
  621. rt_interrupt_leave();
  622. }
  623. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA)
  624. void UART6_RX_DMA_IRQHandler(void)
  625. {
  626. /* enter interrupt */
  627. rt_interrupt_enter();
  628. dma_rx_isr(&uart_config[UART6_INDEX].serial);
  629. /* leave interrupt */
  630. rt_interrupt_leave();
  631. }
  632. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA) */
  633. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA)
  634. void UART6_TX_DMA_IRQHandler(void)
  635. {
  636. /* enter interrupt */
  637. rt_interrupt_enter();
  638. dma_tx_isr(&uart_config[UART6_INDEX].serial);
  639. /* leave interrupt */
  640. rt_interrupt_leave();
  641. }
  642. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA) */
  643. #endif
  644. #ifdef BSP_USING_UART7
  645. void UART7_IRQHandler(void) {
  646. rt_interrupt_enter();
  647. usart_isr(&uart_config[UART7_INDEX].serial);
  648. rt_interrupt_leave();
  649. }
  650. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA)
  651. void UART7_RX_DMA_IRQHandler(void)
  652. {
  653. /* enter interrupt */
  654. rt_interrupt_enter();
  655. dma_rx_isr(&uart_config[UART7_INDEX].serial);
  656. /* leave interrupt */
  657. rt_interrupt_leave();
  658. }
  659. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA) */
  660. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA)
  661. void UART7_TX_DMA_IRQHandler(void)
  662. {
  663. /* enter interrupt */
  664. rt_interrupt_enter();
  665. dma_tx_isr(&uart_config[UART7_INDEX].serial);
  666. /* leave interrupt */
  667. rt_interrupt_leave();
  668. }
  669. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA) */
  670. #endif
  671. #ifdef BSP_USING_UART8
  672. void UART8_IRQHandler(void) {
  673. rt_interrupt_enter();
  674. usart_isr(&uart_config[UART8_INDEX].serial);
  675. rt_interrupt_leave();
  676. }
  677. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA)
  678. void UART8_RX_DMA_IRQHandler(void)
  679. {
  680. /* enter interrupt */
  681. rt_interrupt_enter();
  682. dma_rx_isr(&uart_config[UART8_INDEX].serial);
  683. /* leave interrupt */
  684. rt_interrupt_leave();
  685. }
  686. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA) */
  687. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA)
  688. void UART8_TX_DMA_IRQHandler(void)
  689. {
  690. /* enter interrupt */
  691. rt_interrupt_enter();
  692. dma_tx_isr(&uart_config[UART8_INDEX].serial);
  693. /* leave interrupt */
  694. rt_interrupt_leave();
  695. }
  696. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA) */
  697. #endif
  698. #if defined (SOC_SERIES_AT32F421)
  699. void UART1_TX_RX_DMA_IRQHandler(void)
  700. {
  701. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  702. UART1_TX_DMA_IRQHandler();
  703. #endif
  704. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  705. UART1_RX_DMA_IRQHandler();
  706. #endif
  707. }
  708. void UART2_TX_RX_DMA_IRQHandler(void)
  709. {
  710. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  711. UART2_TX_DMA_IRQHandler();
  712. #endif
  713. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  714. UART2_RX_DMA_IRQHandler();
  715. #endif
  716. }
  717. #endif
  718. #if defined (SOC_SERIES_AT32F425)
  719. #if defined(BSP_USING_UART3) || defined(BSP_USING_UART4)
  720. void USART4_3_IRQHandler(void)
  721. {
  722. #if defined(BSP_USING_UART3)
  723. UART3_IRQHandler();
  724. #endif
  725. #if defined(BSP_USING_UART4)
  726. UART4_IRQHandler();
  727. #endif
  728. }
  729. #endif
  730. void UART1_TX_RX_DMA_IRQHandler(void)
  731. {
  732. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  733. UART1_TX_DMA_IRQHandler();
  734. #endif
  735. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  736. UART1_RX_DMA_IRQHandler();
  737. #endif
  738. }
  739. void UART3_2_TX_RX_DMA_IRQHandler(void)
  740. {
  741. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  742. UART2_TX_DMA_IRQHandler();
  743. #endif
  744. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  745. UART2_RX_DMA_IRQHandler();
  746. #endif
  747. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  748. UART3_TX_DMA_IRQHandler();
  749. #endif
  750. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  751. UART3_RX_DMA_IRQHandler();
  752. #endif
  753. }
  754. #endif
  755. #if defined (RT_SERIAL_USING_DMA)
  756. static void _dma_base_channel_check(struct at32_uart *instance)
  757. {
  758. dma_channel_type *rx_channel = instance->dma_rx->dma_channel;
  759. dma_channel_type *tx_channel = instance->dma_tx->dma_channel;
  760. instance->dma_rx->dma_done = RT_TRUE;
  761. instance->dma_rx->dma_x = (dma_type *)((rt_uint32_t)rx_channel & ~0xFF);
  762. instance->dma_rx->channel_index = ((((rt_uint32_t)rx_channel & 0xFF) - 8) / 0x14) + 1;
  763. instance->dma_tx->dma_done = RT_TRUE;
  764. instance->dma_tx->dma_x = (dma_type *)((rt_uint32_t)tx_channel & ~0xFF);
  765. instance->dma_tx->channel_index = ((((rt_uint32_t)tx_channel & 0xFF) - 8) / 0x14) + 1;
  766. }
  767. #endif
  768. static void at32_uart_get_config(void)
  769. {
  770. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  771. #ifdef BSP_USING_UART1
  772. uart_config[UART1_INDEX].uart_dma_flag = 0;
  773. uart_config[UART1_INDEX].serial.config = config;
  774. uart_config[UART1_INDEX].serial.config.rx_bufsz = BSP_UART1_RX_BUFSIZE;
  775. uart_config[UART1_INDEX].serial.config.tx_bufsz = BSP_UART1_TX_BUFSIZE;
  776. #ifdef BSP_UART1_RX_USING_DMA
  777. uart_config[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  778. static struct dma_config uart1_dma_rx = UART1_RX_DMA_CONFIG;
  779. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  780. #endif
  781. #ifdef BSP_UART1_TX_USING_DMA
  782. uart_config[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  783. static struct dma_config uart1_dma_tx = UART1_TX_DMA_CONFIG;
  784. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  785. #endif
  786. #endif
  787. #ifdef BSP_USING_UART2
  788. uart_config[UART2_INDEX].uart_dma_flag = 0;
  789. uart_config[UART2_INDEX].serial.config = config;
  790. uart_config[UART2_INDEX].serial.config.rx_bufsz = BSP_UART2_RX_BUFSIZE;
  791. uart_config[UART2_INDEX].serial.config.tx_bufsz = BSP_UART2_TX_BUFSIZE;
  792. #ifdef BSP_UART2_RX_USING_DMA
  793. uart_config[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  794. static struct dma_config uart2_dma_rx = UART2_RX_DMA_CONFIG;
  795. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  796. #endif
  797. #ifdef BSP_UART2_TX_USING_DMA
  798. uart_config[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  799. static struct dma_config uart2_dma_tx = UART2_TX_DMA_CONFIG;
  800. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  801. #endif
  802. #endif
  803. #ifdef BSP_USING_UART3
  804. uart_config[UART3_INDEX].uart_dma_flag = 0;
  805. uart_config[UART3_INDEX].serial.config = config;
  806. uart_config[UART3_INDEX].serial.config.rx_bufsz = BSP_UART3_RX_BUFSIZE;
  807. uart_config[UART3_INDEX].serial.config.tx_bufsz = BSP_UART3_TX_BUFSIZE;
  808. #ifdef BSP_UART3_RX_USING_DMA
  809. uart_config[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  810. static struct dma_config uart3_dma_rx = UART3_RX_DMA_CONFIG;
  811. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  812. #endif
  813. #ifdef BSP_UART3_TX_USING_DMA
  814. uart_config[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  815. static struct dma_config uart3_dma_tx = UART3_TX_DMA_CONFIG;
  816. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  817. #endif
  818. #endif
  819. #ifdef BSP_USING_UART4
  820. uart_config[UART4_INDEX].uart_dma_flag = 0;
  821. uart_config[UART4_INDEX].serial.config = config;
  822. uart_config[UART4_INDEX].serial.config.rx_bufsz = BSP_UART4_RX_BUFSIZE;
  823. uart_config[UART4_INDEX].serial.config.tx_bufsz = BSP_UART4_TX_BUFSIZE;
  824. #ifdef BSP_UART4_RX_USING_DMA
  825. uart_config[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  826. static struct dma_config uart4_dma_rx = UART4_RX_DMA_CONFIG;
  827. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  828. #endif
  829. #ifdef BSP_UART4_TX_USING_DMA
  830. uart_config[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  831. static struct dma_config uart4_dma_tx = UART4_TX_DMA_CONFIG;
  832. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  833. #endif
  834. #endif
  835. #ifdef BSP_USING_UART5
  836. uart_config[UART5_INDEX].uart_dma_flag = 0;
  837. uart_config[UART5_INDEX].serial.config = config;
  838. uart_config[UART5_INDEX].serial.config.rx_bufsz = BSP_UART5_RX_BUFSIZE;
  839. uart_config[UART5_INDEX].serial.config.tx_bufsz = BSP_UART5_TX_BUFSIZE;
  840. #ifdef BSP_UART5_RX_USING_DMA
  841. uart_config[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  842. static struct dma_config uart5_dma_rx = UART5_RX_DMA_CONFIG;
  843. uart_config[UART5_INDEX].dma_rx = &uart5_dma_rx;
  844. #endif
  845. #ifdef BSP_UART5_TX_USING_DMA
  846. uart_config[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  847. static struct dma_config uart5_dma_tx = UART5_TX_DMA_CONFIG;
  848. uart_config[UART5_INDEX].dma_tx = &uart5_dma_tx;
  849. #endif
  850. #endif
  851. #ifdef BSP_USING_UART6
  852. uart_config[UART6_INDEX].uart_dma_flag = 0;
  853. uart_config[UART6_INDEX].serial.config = config;
  854. uart_config[UART6_INDEX].serial.config.rx_bufsz = BSP_UART6_RX_BUFSIZE;
  855. uart_config[UART6_INDEX].serial.config.tx_bufsz = BSP_UART6_TX_BUFSIZE;
  856. #ifdef BSP_UART6_RX_USING_DMA
  857. uart_config[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  858. static struct dma_config uart6_dma_rx = UART6_RX_DMA_CONFIG;
  859. uart_config[UART6_INDEX].dma_rx = &uart6_dma_rx;
  860. #endif
  861. #ifdef BSP_UART6_TX_USING_DMA
  862. uart_config[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  863. static struct dma_config uart6_dma_tx = UART6_TX_DMA_CONFIG;
  864. uart_config[UART6_INDEX].dma_tx = &uart6_dma_tx;
  865. #endif
  866. #endif
  867. #ifdef BSP_USING_UART7
  868. uart_config[UART7_INDEX].uart_dma_flag = 0;
  869. uart_config[UART7_INDEX].serial.config = config;
  870. uart_config[UART7_INDEX].serial.config.rx_bufsz = BSP_UART7_RX_BUFSIZE;
  871. uart_config[UART7_INDEX].serial.config.tx_bufsz = BSP_UART7_TX_BUFSIZE;
  872. #ifdef BSP_UART7_RX_USING_DMA
  873. uart_config[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  874. static struct dma_config uart7_dma_rx = UART7_RX_DMA_CONFIG;
  875. uart_config[UART7_INDEX].dma_rx = &uart7_dma_rx;
  876. #endif
  877. #ifdef BSP_UART7_TX_USING_DMA
  878. uart_config[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  879. static struct dma_config uart7_dma_tx = UART7_TX_DMA_CONFIG;
  880. uart_config[UART7_INDEX].dma_tx = &uart7_dma_tx;
  881. #endif
  882. #endif
  883. #ifdef BSP_USING_UART8
  884. uart_config[UART8_INDEX].uart_dma_flag = 0;
  885. uart_config[UART8_INDEX].serial.config = config;
  886. uart_config[UART8_INDEX].serial.config.rx_bufsz = BSP_UART8_RX_BUFSIZE;
  887. uart_config[UART8_INDEX].serial.config.tx_bufsz = BSP_UART8_TX_BUFSIZE;
  888. #ifdef BSP_UART8_RX_USING_DMA
  889. uart_config[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  890. static struct dma_config uart8_dma_rx = UART8_RX_DMA_CONFIG;
  891. uart_config[UART8_INDEX].dma_rx = &uart8_dma_rx;
  892. #endif
  893. #ifdef BSP_UART8_TX_USING_DMA
  894. uart_config[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  895. static struct dma_config uart8_dma_tx = UART8_TX_DMA_CONFIG;
  896. uart_config[UART8_INDEX].dma_tx = &uart8_dma_tx;
  897. #endif
  898. #endif
  899. }
  900. int rt_hw_usart_init(void) {
  901. rt_size_t obj_num;
  902. int index;
  903. rt_err_t result = 0;
  904. obj_num = sizeof(uart_config) / sizeof(struct at32_uart);
  905. at32_uart_get_config();
  906. for (index = 0; index < obj_num; index++) {
  907. uart_config[index].serial.ops = &at32_uart_ops;
  908. #if defined (RT_SERIAL_USING_DMA)
  909. /* search dma base and channel index */
  910. _dma_base_channel_check(&uart_config[index]);
  911. #endif
  912. /* register uart device */
  913. result = rt_hw_serial_register(&uart_config[index].serial,
  914. uart_config[index].name,
  915. RT_DEVICE_FLAG_RDWR,
  916. &uart_config[index]);
  917. RT_ASSERT(result == RT_EOK);
  918. }
  919. return result;
  920. }
  921. #endif /* BSP_USING_SERIAL_V2 */