drv_gpio.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-7-20 wudiyidashi first version
  9. */
  10. #include <board.h>
  11. #include "drv_gpio.h"
  12. #ifdef RT_USING_PIN
  13. #define PIN_NUM(port, no) (((((port)&0xFu) << 4) | ((no)&0xFu)))
  14. #define PIN_PORT(pin) ((uint8_t)(((pin) >> 4) & 0xFu))
  15. #define PIN_NO(pin) ((uint8_t)((pin)&0xFu))
  16. #define PIN_STPORT(pin) ((GPIO_Type *)(GPIOA_BASE + (0x40u * PIN_PORT(pin))))
  17. #define PIN_STPIN(pin) ((uint16_t)(1u << PIN_NO(pin)))
  18. #define PIN_STPORT_MAX 4u
  19. /*
  20. --GPIO-- | EXTI INPUT | --EXTI--
  21. PA0~PA3 | EXTI_ASEL[1:0] | EXTI[0]
  22. PA4~PA7 | EXTI_ASEL[3:2] | EXTI[1]
  23. PA8~PA11 | EXTI_ASEL[5:4] | EXTI[2]
  24. PA12~PA15| EXTI_ASEL[7:6] | EXTI[3]
  25. PB0~PB3 | EXTI_BSEL[1:0] | EXTI[4]
  26. PB4~PB7 | EXTI_BSEL[3:2] | EXTI[5]
  27. PB8~PB11 | EXTI_BSEL[5:4] | EXTI[6]
  28. PB12~PB15 | EXTI_BSEL[7:6] | EXTI[7]
  29. PC0~PC3 | EXTI_CSEL[1:0] | EXTI[8]
  30. PC4~PC7 | EXTI_CSEL[3:2] | EXTI[9]
  31. PC8~PC11 | EXTI_CSEL[5:4] | EXTI[10]
  32. PC12 | - | EXTI[11]
  33. PD0~PD3 | EXTI_DSEL[1:0] | EXTI[12]
  34. PD4~PD7 | EXTI_DSEL[3:2] | EXTI[13]
  35. PD8~PD11 | EXTI_DSEL[5:4] | EXTI[14]
  36. PD12 | - | EXTI[15]
  37. {PIN_NUM(PA3),FL_GPIO_EXTI_LINE_0}
  38. {PIN_NUM(PA7),FL_GPIO_EXTI_LINE_0}
  39. ...
  40. {PIN_NUM(PD12),FL_GPIO_EXTI_LINE_0}
  41. */
  42. static const struct pin_irq_map pin_irq_map[] =
  43. {
  44. {3, FL_GPIO_EXTI_LINE_0},
  45. {7, FL_GPIO_EXTI_LINE_1},
  46. {11, FL_GPIO_EXTI_LINE_2},
  47. {15, FL_GPIO_EXTI_LINE_3},
  48. {19, FL_GPIO_EXTI_LINE_4},
  49. {23, FL_GPIO_EXTI_LINE_5},
  50. {27, FL_GPIO_EXTI_LINE_6},
  51. {31, FL_GPIO_EXTI_LINE_7},
  52. {35, FL_GPIO_EXTI_LINE_8},
  53. {39, FL_GPIO_EXTI_LINE_9},
  54. {43, FL_GPIO_EXTI_LINE_10},
  55. {44, FL_GPIO_EXTI_LINE_11},
  56. {51, FL_GPIO_EXTI_LINE_12},
  57. {55, FL_GPIO_EXTI_LINE_13},
  58. {59, FL_GPIO_EXTI_LINE_14},
  59. {60, FL_GPIO_EXTI_LINE_15},
  60. };
  61. static struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  62. {
  63. {-1, 0, RT_NULL, RT_NULL},
  64. {-1, 0, RT_NULL, RT_NULL},
  65. {-1, 0, RT_NULL, RT_NULL},
  66. {-1, 0, RT_NULL, RT_NULL},
  67. {-1, 0, RT_NULL, RT_NULL},
  68. {-1, 0, RT_NULL, RT_NULL},
  69. {-1, 0, RT_NULL, RT_NULL},
  70. {-1, 0, RT_NULL, RT_NULL},
  71. {-1, 0, RT_NULL, RT_NULL},
  72. {-1, 0, RT_NULL, RT_NULL},
  73. {-1, 0, RT_NULL, RT_NULL},
  74. {-1, 0, RT_NULL, RT_NULL},
  75. {-1, 0, RT_NULL, RT_NULL},
  76. {-1, 0, RT_NULL, RT_NULL},
  77. {-1, 0, RT_NULL, RT_NULL},
  78. {-1, 0, RT_NULL, RT_NULL},
  79. };
  80. static uint32_t pin_irq_enable_mask = 0;
  81. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  82. static rt_base_t fm33_pin_get(const char *name)
  83. {
  84. rt_base_t pin = 0;
  85. int hw_port_num, hw_pin_num = 0;
  86. int i, name_len;
  87. name_len = rt_strlen(name);
  88. if ((name_len < 4) || (name_len >= 6))
  89. {
  90. return -RT_EINVAL;
  91. }
  92. if ((name[0] != 'P') || (name[2] != '.'))
  93. {
  94. return -RT_EINVAL;
  95. }
  96. if ((name[1] >= 'A') && (name[1] <= 'Z'))
  97. {
  98. hw_port_num = (int)(name[1] - 'A');
  99. }
  100. else
  101. {
  102. return -RT_EINVAL;
  103. }
  104. for (i = 3; i < name_len; i++)
  105. {
  106. hw_pin_num *= 10;
  107. hw_pin_num += name[i] - '0';
  108. }
  109. pin = PIN_NUM(hw_port_num, hw_pin_num);
  110. return pin;
  111. }
  112. static void fm33_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  113. {
  114. GPIO_Type *gpio_port;
  115. uint16_t gpio_pin;
  116. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  117. {
  118. gpio_port = PIN_STPORT(pin);
  119. gpio_pin = PIN_STPIN(pin);
  120. if (value == PIN_LOW)
  121. {
  122. FL_GPIO_ResetOutputPin(gpio_port, gpio_pin);
  123. }
  124. else
  125. {
  126. FL_GPIO_SetOutputPin(gpio_port, gpio_pin);
  127. }
  128. }
  129. }
  130. static rt_ssize_t fm33_pin_read(rt_device_t dev, rt_base_t pin)
  131. {
  132. GPIO_Type *gpio_port;
  133. uint16_t gpio_pin;
  134. rt_ssize_t value = PIN_LOW;
  135. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  136. {
  137. gpio_port = PIN_STPORT(pin);
  138. gpio_pin = PIN_STPIN(pin);
  139. value = FL_GPIO_GetInputPin(gpio_port, gpio_pin);
  140. }
  141. return value;
  142. }
  143. static void fm33_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  144. {
  145. FL_GPIO_InitTypeDef GPIO_InitStruct;
  146. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  147. {
  148. return;
  149. }
  150. /* Configure GPIO_InitStructure */
  151. GPIO_InitStruct.pin = PIN_STPIN(pin);
  152. GPIO_InitStruct.outputType = FL_GPIO_OUTPUT_PUSHPULL;
  153. GPIO_InitStruct.pull = FL_DISABLE;
  154. GPIO_InitStruct.remapPin = FL_DISABLE;
  155. if (mode == PIN_MODE_OUTPUT)
  156. {
  157. /* output setting */
  158. GPIO_InitStruct.mode = FL_GPIO_MODE_OUTPUT;
  159. GPIO_InitStruct.pull = FL_DISABLE;
  160. }
  161. else if (mode == PIN_MODE_INPUT)
  162. {
  163. /* input setting: not pull. */
  164. GPIO_InitStruct.mode = FL_GPIO_MODE_INPUT;
  165. GPIO_InitStruct.pull = FL_DISABLE;
  166. }
  167. else if (mode == PIN_MODE_INPUT_PULLUP)
  168. {
  169. /* input setting: pull up. */
  170. GPIO_InitStruct.mode = FL_GPIO_MODE_INPUT;
  171. GPIO_InitStruct.pull = FL_ENABLE;
  172. }
  173. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  174. {
  175. /* input setting: pull down. */
  176. GPIO_InitStruct.mode = FL_GPIO_MODE_INPUT;
  177. GPIO_InitStruct.pull = FL_DISABLE;
  178. }
  179. else if (mode == PIN_MODE_OUTPUT_OD)
  180. {
  181. /* output setting: od. */
  182. GPIO_InitStruct.mode = FL_GPIO_OUTPUT_OPENDRAIN;
  183. GPIO_InitStruct.pull = FL_DISABLE;
  184. }
  185. FL_GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  186. }
  187. rt_inline rt_int32_t pin2irqindex(rt_uint32_t pin)
  188. {
  189. rt_uint8_t irqindex;
  190. for (irqindex = 4 * PIN_PORT(pin); irqindex <= ITEM_NUM(pin_irq_map); irqindex++)
  191. {
  192. if (pin_irq_map[irqindex].pin >= pin && pin_irq_map[irqindex - 1].pin < pin)
  193. {
  194. return irqindex;
  195. }
  196. }
  197. return -1;
  198. }
  199. rt_inline const struct pin_irq_map *get_pin_irq_map(rt_base_t pin)
  200. {
  201. rt_int32_t mapindex;
  202. mapindex = pin2irqindex(pin);
  203. if (mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  204. {
  205. return RT_NULL;
  206. }
  207. return &pin_irq_map[mapindex];
  208. };
  209. static rt_err_t fm33_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  210. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  211. {
  212. rt_base_t level;
  213. rt_int32_t irqindex = -1;
  214. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  215. {
  216. return -RT_ENOSYS;
  217. }
  218. irqindex = pin2irqindex(pin);
  219. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  220. {
  221. return -RT_ENOSYS;
  222. }
  223. level = rt_hw_interrupt_disable();
  224. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  225. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  226. pin_irq_hdr_tab[irqindex].mode == mode &&
  227. pin_irq_hdr_tab[irqindex].args == args)
  228. {
  229. rt_hw_interrupt_enable(level);
  230. return RT_EOK;
  231. }
  232. if (pin_irq_hdr_tab[irqindex].pin != -1)
  233. {
  234. rt_hw_interrupt_enable(level);
  235. return -RT_EBUSY;
  236. }
  237. pin_irq_hdr_tab[irqindex].pin = pin;
  238. pin_irq_hdr_tab[irqindex].hdr = hdr;
  239. pin_irq_hdr_tab[irqindex].mode = mode;
  240. pin_irq_hdr_tab[irqindex].args = args;
  241. rt_hw_interrupt_enable(level);
  242. return RT_EOK;
  243. }
  244. static rt_err_t fm33_pin_dettach_irq(struct rt_device *device, rt_base_t pin)
  245. {
  246. rt_base_t level;
  247. rt_int32_t irqindex = -1;
  248. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  249. {
  250. return -RT_ENOSYS;
  251. }
  252. irqindex = pin2irqindex(PIN_STPIN(pin));
  253. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  254. {
  255. return -RT_ENOSYS;
  256. }
  257. level = rt_hw_interrupt_disable();
  258. if (pin_irq_hdr_tab[irqindex].pin == -1)
  259. {
  260. rt_hw_interrupt_enable(level);
  261. return RT_EOK;
  262. }
  263. pin_irq_hdr_tab[irqindex].pin = -1;
  264. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  265. pin_irq_hdr_tab[irqindex].mode = 0;
  266. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  267. rt_hw_interrupt_enable(level);
  268. return RT_EOK;
  269. }
  270. static rt_err_t fm33_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  271. rt_uint8_t enabled)
  272. {
  273. const struct pin_irq_map *irqmap;
  274. rt_base_t level;
  275. rt_int8_t irqindex = 0;
  276. FL_GPIO_InitTypeDef GPIO_InitStruct;
  277. FL_EXTI_InitTypeDef extiInitStruct = {0};
  278. FL_EXTI_CommonInitTypeDef extiCommonInitStruct = {0};
  279. FL_RCC_EnableEXTIOnSleep();
  280. extiCommonInitStruct.clockSource = FL_RCC_EXTI_CLK_SOURCE_HCLK;
  281. FL_EXTI_CommonInit(&extiCommonInitStruct);
  282. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  283. {
  284. return -RT_ENOSYS;
  285. }
  286. if (enabled == PIN_IRQ_ENABLE)
  287. {
  288. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  289. {
  290. return -RT_ENOSYS;
  291. }
  292. irqindex = pin2irqindex(pin);
  293. irqmap = &pin_irq_map[irqindex];
  294. level = rt_hw_interrupt_disable();
  295. if (pin_irq_hdr_tab[irqindex].pin == -1)
  296. {
  297. rt_hw_interrupt_enable(level);
  298. return -RT_ENOSYS;
  299. }
  300. /* Configure GPIO_InitStructure */
  301. GPIO_InitStruct.pin = PIN_STPIN(pin);
  302. GPIO_InitStruct.mode = FL_GPIO_MODE_INPUT;
  303. GPIO_InitStruct.outputType = FL_GPIO_OUTPUT_PUSHPULL;
  304. GPIO_InitStruct.pull = FL_DISABLE;
  305. GPIO_InitStruct.remapPin = FL_DISABLE;
  306. extiInitStruct.input = pin - pin_irq_map[irqindex - 1].pin - 1;
  307. extiInitStruct.filter = FL_ENABLE;
  308. switch (pin_irq_hdr_tab[irqindex].mode)
  309. {
  310. case PIN_IRQ_MODE_RISING:
  311. extiInitStruct.triggerEdge = FL_GPIO_EXTI_TRIGGER_EDGE_RISING;
  312. break;
  313. case PIN_IRQ_MODE_FALLING:
  314. extiInitStruct.triggerEdge = FL_GPIO_EXTI_TRIGGER_EDGE_FALLING;
  315. break;
  316. case PIN_IRQ_MODE_RISING_FALLING:
  317. extiInitStruct.triggerEdge = FL_GPIO_EXTI_TRIGGER_EDGE_BOTH;
  318. break;
  319. }
  320. FL_GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  321. FL_EXTI_Init(irqmap->irqno, &extiInitStruct);
  322. NVIC_DisableIRQ(GPIO_IRQn);
  323. NVIC_SetPriority(GPIO_IRQn, 2);
  324. NVIC_EnableIRQ(GPIO_IRQn);
  325. pin_irq_enable_mask |= irqmap->irqno;
  326. rt_hw_interrupt_enable(level);
  327. }
  328. else if (enabled == PIN_IRQ_DISABLE)
  329. {
  330. irqmap = get_pin_irq_map(PIN_STPIN(pin));
  331. if (irqmap == RT_NULL)
  332. {
  333. return -RT_ENOSYS;
  334. }
  335. level = rt_hw_interrupt_disable();
  336. FL_GPIO_DeInit(PIN_STPORT(pin), PIN_STPIN(pin));
  337. pin_irq_enable_mask &= ~irqmap->irqno;
  338. NVIC_DisableIRQ(GPIO_IRQn);
  339. rt_hw_interrupt_enable(level);
  340. }
  341. else
  342. {
  343. return -RT_ENOSYS;
  344. }
  345. return RT_EOK;
  346. }
  347. const static struct rt_pin_ops _fm33_pin_ops =
  348. {
  349. fm33_pin_mode,
  350. fm33_pin_write,
  351. fm33_pin_read,
  352. fm33_pin_attach_irq,
  353. fm33_pin_dettach_irq,
  354. fm33_pin_irq_enable,
  355. fm33_pin_get,
  356. };
  357. rt_inline void pin_irq_hdr(int irqno)
  358. {
  359. if (pin_irq_hdr_tab[irqno].hdr)
  360. {
  361. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  362. }
  363. }
  364. void GPIO_IRQHandler(void)
  365. {
  366. rt_interrupt_enter();
  367. for (uint8_t extinum = 0; extinum < 16; ++extinum)
  368. {
  369. if (FL_GPIO_IsActiveFlag_EXTI(GPIO, 0x1U << extinum))
  370. {
  371. FL_GPIO_ClearFlag_EXTI(GPIO, 0x1U << extinum);
  372. pin_irq_hdr(extinum);
  373. }
  374. }
  375. rt_interrupt_leave();
  376. }
  377. int rt_hw_pin_init(void)
  378. {
  379. return rt_device_pin_register("pin", &_fm33_pin_ops, RT_NULL);
  380. }
  381. #endif /* RT_USING_PIN */