drv_gpio.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. /*
  2. * Copyright (C) 2022-2024, Xiaohua Semiconductor Co., Ltd.
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-04-28 CDT first version
  9. * 2023-10-09 CDT support HC32F448
  10. */
  11. #include <rtthread.h>
  12. #include <rthw.h>
  13. #include "drv_gpio.h"
  14. #include "board_config.h"
  15. #if defined(RT_USING_PIN)
  16. #if defined(BSP_USING_GPIO)
  17. #define GPIO_PIN_INDEX(pin) ((uint8_t)((pin) & 0x0F))
  18. #define PIN_NUM(port, pin) (((((port) & 0x0F) << 4) | ((pin) & 0x0F)))
  19. #define GPIO_PORT(pin) ((uint8_t)(((pin) >> 4) & 0x0F))
  20. #define GPIO_PIN(pin) ((uint16_t)(0x01U << GPIO_PIN_INDEX(pin)))
  21. #if defined (HC32F4A0)
  22. #define PIN_MAX_NUM ((GPIO_PORT_I * 16) + (__CLZ(__RBIT(GPIO_PIN_13))) + 1)
  23. #elif defined (HC32F460)
  24. #define PIN_MAX_NUM ((GPIO_PORT_H * 16) + (__CLZ(__RBIT(GPIO_PIN_02))) + 1)
  25. #elif defined (HC32F448)
  26. #define PIN_MAX_NUM ((GPIO_PORT_H * 16) + (__CLZ(__RBIT(GPIO_PIN_02))) + 1)
  27. #endif
  28. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  29. #ifndef HC32_PIN_CONFIG
  30. #define HC32_PIN_CONFIG(pin, callback, config) \
  31. { \
  32. .pinbit = pin, \
  33. .irq_callback = callback, \
  34. .irq_config = config, \
  35. }
  36. #endif /* HC32_PIN_CONFIG */
  37. static void extint0_irq_handler(void);
  38. static void extint1_irq_handler(void);
  39. static void extint2_irq_handler(void);
  40. static void extint3_irq_handler(void);
  41. static void extint4_irq_handler(void);
  42. static void extint5_irq_handler(void);
  43. static void extint6_irq_handler(void);
  44. static void extint7_irq_handler(void);
  45. static void extint8_irq_handler(void);
  46. static void extint9_irq_handler(void);
  47. static void extint10_irq_handler(void);
  48. static void extint11_irq_handler(void);
  49. static void extint12_irq_handler(void);
  50. static void extint13_irq_handler(void);
  51. static void extint14_irq_handler(void);
  52. static void extint15_irq_handler(void);
  53. static struct hc32_pin_irq_map pin_irq_map[] =
  54. {
  55. HC32_PIN_CONFIG(GPIO_PIN_00, extint0_irq_handler, EXTINT0_IRQ_CONFIG),
  56. HC32_PIN_CONFIG(GPIO_PIN_01, extint1_irq_handler, EXTINT1_IRQ_CONFIG),
  57. HC32_PIN_CONFIG(GPIO_PIN_02, extint2_irq_handler, EXTINT2_IRQ_CONFIG),
  58. HC32_PIN_CONFIG(GPIO_PIN_03, extint3_irq_handler, EXTINT3_IRQ_CONFIG),
  59. HC32_PIN_CONFIG(GPIO_PIN_04, extint4_irq_handler, EXTINT4_IRQ_CONFIG),
  60. HC32_PIN_CONFIG(GPIO_PIN_05, extint5_irq_handler, EXTINT5_IRQ_CONFIG),
  61. HC32_PIN_CONFIG(GPIO_PIN_06, extint6_irq_handler, EXTINT6_IRQ_CONFIG),
  62. HC32_PIN_CONFIG(GPIO_PIN_07, extint7_irq_handler, EXTINT7_IRQ_CONFIG),
  63. HC32_PIN_CONFIG(GPIO_PIN_08, extint8_irq_handler, EXTINT8_IRQ_CONFIG),
  64. HC32_PIN_CONFIG(GPIO_PIN_09, extint9_irq_handler, EXTINT9_IRQ_CONFIG),
  65. HC32_PIN_CONFIG(GPIO_PIN_10, extint10_irq_handler, EXTINT10_IRQ_CONFIG),
  66. HC32_PIN_CONFIG(GPIO_PIN_11, extint11_irq_handler, EXTINT11_IRQ_CONFIG),
  67. HC32_PIN_CONFIG(GPIO_PIN_12, extint12_irq_handler, EXTINT12_IRQ_CONFIG),
  68. HC32_PIN_CONFIG(GPIO_PIN_13, extint13_irq_handler, EXTINT13_IRQ_CONFIG),
  69. HC32_PIN_CONFIG(GPIO_PIN_14, extint14_irq_handler, EXTINT14_IRQ_CONFIG),
  70. HC32_PIN_CONFIG(GPIO_PIN_15, extint15_irq_handler, EXTINT15_IRQ_CONFIG),
  71. };
  72. struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  73. {
  74. {-1, 0, RT_NULL, RT_NULL},
  75. {-1, 0, RT_NULL, RT_NULL},
  76. {-1, 0, RT_NULL, RT_NULL},
  77. {-1, 0, RT_NULL, RT_NULL},
  78. {-1, 0, RT_NULL, RT_NULL},
  79. {-1, 0, RT_NULL, RT_NULL},
  80. {-1, 0, RT_NULL, RT_NULL},
  81. {-1, 0, RT_NULL, RT_NULL},
  82. {-1, 0, RT_NULL, RT_NULL},
  83. {-1, 0, RT_NULL, RT_NULL},
  84. {-1, 0, RT_NULL, RT_NULL},
  85. {-1, 0, RT_NULL, RT_NULL},
  86. {-1, 0, RT_NULL, RT_NULL},
  87. {-1, 0, RT_NULL, RT_NULL},
  88. {-1, 0, RT_NULL, RT_NULL},
  89. {-1, 0, RT_NULL, RT_NULL},
  90. };
  91. static void pin_irq_handler(rt_uint16_t pinbit)
  92. {
  93. rt_int32_t irqindex = -1;
  94. if (SET == EXTINT_GetExtIntStatus(pinbit))
  95. {
  96. EXTINT_ClearExtIntStatus(pinbit);
  97. irqindex = __CLZ(__RBIT(pinbit));
  98. if (pin_irq_hdr_tab[irqindex].hdr)
  99. {
  100. pin_irq_hdr_tab[irqindex].hdr(pin_irq_hdr_tab[irqindex].args);
  101. }
  102. }
  103. }
  104. static void extint0_irq_handler(void)
  105. {
  106. rt_interrupt_enter();
  107. pin_irq_handler(pin_irq_map[0].pinbit);
  108. rt_interrupt_leave();
  109. }
  110. static void extint1_irq_handler(void)
  111. {
  112. rt_interrupt_enter();
  113. pin_irq_handler(pin_irq_map[1].pinbit);
  114. rt_interrupt_leave();
  115. }
  116. static void extint2_irq_handler(void)
  117. {
  118. rt_interrupt_enter();
  119. pin_irq_handler(pin_irq_map[2].pinbit);
  120. rt_interrupt_leave();
  121. }
  122. static void extint3_irq_handler(void)
  123. {
  124. rt_interrupt_enter();
  125. pin_irq_handler(pin_irq_map[3].pinbit);
  126. rt_interrupt_leave();
  127. }
  128. static void extint4_irq_handler(void)
  129. {
  130. rt_interrupt_enter();
  131. pin_irq_handler(pin_irq_map[4].pinbit);
  132. rt_interrupt_leave();
  133. }
  134. static void extint5_irq_handler(void)
  135. {
  136. rt_interrupt_enter();
  137. pin_irq_handler(pin_irq_map[5].pinbit);
  138. rt_interrupt_leave();
  139. }
  140. static void extint6_irq_handler(void)
  141. {
  142. rt_interrupt_enter();
  143. pin_irq_handler(pin_irq_map[6].pinbit);
  144. rt_interrupt_leave();
  145. }
  146. static void extint7_irq_handler(void)
  147. {
  148. rt_interrupt_enter();
  149. pin_irq_handler(pin_irq_map[7].pinbit);
  150. rt_interrupt_leave();
  151. }
  152. static void extint8_irq_handler(void)
  153. {
  154. rt_interrupt_enter();
  155. pin_irq_handler(pin_irq_map[8].pinbit);
  156. rt_interrupt_leave();
  157. }
  158. static void extint9_irq_handler(void)
  159. {
  160. rt_interrupt_enter();
  161. pin_irq_handler(pin_irq_map[9].pinbit);
  162. rt_interrupt_leave();
  163. }
  164. static void extint10_irq_handler(void)
  165. {
  166. rt_interrupt_enter();
  167. pin_irq_handler(pin_irq_map[10].pinbit);
  168. rt_interrupt_leave();
  169. }
  170. static void extint11_irq_handler(void)
  171. {
  172. rt_interrupt_enter();
  173. pin_irq_handler(pin_irq_map[11].pinbit);
  174. rt_interrupt_leave();
  175. }
  176. static void extint12_irq_handler(void)
  177. {
  178. rt_interrupt_enter();
  179. pin_irq_handler(pin_irq_map[12].pinbit);
  180. rt_interrupt_leave();
  181. }
  182. static void extint13_irq_handler(void)
  183. {
  184. rt_interrupt_enter();
  185. pin_irq_handler(pin_irq_map[13].pinbit);
  186. rt_interrupt_leave();
  187. }
  188. static void extint14_irq_handler(void)
  189. {
  190. rt_interrupt_enter();
  191. pin_irq_handler(pin_irq_map[14].pinbit);
  192. rt_interrupt_leave();
  193. }
  194. static void extint15_irq_handler(void)
  195. {
  196. rt_interrupt_enter();
  197. pin_irq_handler(pin_irq_map[15].pinbit);
  198. rt_interrupt_leave();
  199. }
  200. static void hc32_pin_mode(struct rt_device *device, rt_base_t pin, rt_uint8_t mode)
  201. {
  202. stc_gpio_init_t stcGpioInit;
  203. if (pin >= PIN_MAX_NUM)
  204. {
  205. return;
  206. }
  207. GPIO_StructInit(&stcGpioInit);
  208. switch (mode)
  209. {
  210. case PIN_MODE_OUTPUT:
  211. stcGpioInit.u16PinDir = PIN_DIR_OUT;
  212. stcGpioInit.u16PinOutputType = PIN_OUT_TYPE_CMOS;
  213. break;
  214. case PIN_MODE_INPUT:
  215. stcGpioInit.u16PinDir = PIN_DIR_IN;
  216. break;
  217. case PIN_MODE_INPUT_PULLUP:
  218. stcGpioInit.u16PinDir = PIN_DIR_IN;
  219. stcGpioInit.u16PullUp = PIN_PU_ON;
  220. break;
  221. case PIN_MODE_INPUT_PULLDOWN:
  222. stcGpioInit.u16PinDir = PIN_DIR_IN;
  223. stcGpioInit.u16PullUp = PIN_PU_OFF;
  224. break;
  225. case PIN_MODE_OUTPUT_OD:
  226. stcGpioInit.u16PinDir = PIN_DIR_OUT;
  227. stcGpioInit.u16PinOutputType = PIN_OUT_TYPE_NMOS;
  228. break;
  229. default:
  230. break;
  231. }
  232. GPIO_Init(GPIO_PORT(pin), GPIO_PIN(pin), &stcGpioInit);
  233. }
  234. static void hc32_pin_write(struct rt_device *device, rt_base_t pin, rt_uint8_t value)
  235. {
  236. uint8_t gpio_port;
  237. uint16_t gpio_pin;
  238. if (pin < PIN_MAX_NUM)
  239. {
  240. gpio_port = GPIO_PORT(pin);
  241. gpio_pin = GPIO_PIN(pin);
  242. if (PIN_LOW == value)
  243. {
  244. GPIO_ResetPins(gpio_port, gpio_pin);
  245. }
  246. else
  247. {
  248. GPIO_SetPins(gpio_port, gpio_pin);
  249. }
  250. }
  251. }
  252. static rt_ssize_t hc32_pin_read(struct rt_device *device, rt_base_t pin)
  253. {
  254. uint8_t gpio_port;
  255. uint16_t gpio_pin;
  256. int value = PIN_LOW;
  257. if (pin < PIN_MAX_NUM)
  258. {
  259. gpio_port = GPIO_PORT(pin);
  260. gpio_pin = GPIO_PIN(pin);
  261. if (PIN_RESET == GPIO_ReadInputPins(gpio_port, gpio_pin))
  262. {
  263. value = PIN_LOW;
  264. }
  265. else
  266. {
  267. value = PIN_HIGH;
  268. }
  269. }
  270. return value;
  271. }
  272. static rt_err_t hc32_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  273. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  274. {
  275. rt_base_t level;
  276. rt_int32_t irqindex = -1;
  277. if (pin >= PIN_MAX_NUM)
  278. {
  279. return -RT_ENOSYS;
  280. }
  281. irqindex = GPIO_PIN_INDEX(pin);
  282. if (irqindex >= ITEM_NUM(pin_irq_map))
  283. {
  284. return -RT_ENOSYS;
  285. }
  286. level = rt_hw_interrupt_disable();
  287. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  288. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  289. pin_irq_hdr_tab[irqindex].mode == mode &&
  290. pin_irq_hdr_tab[irqindex].args == args)
  291. {
  292. rt_hw_interrupt_enable(level);
  293. return RT_EOK;
  294. }
  295. if (pin_irq_hdr_tab[irqindex].pin != -1)
  296. {
  297. rt_hw_interrupt_enable(level);
  298. return -RT_EBUSY;
  299. }
  300. pin_irq_hdr_tab[irqindex].pin = pin;
  301. pin_irq_hdr_tab[irqindex].hdr = hdr;
  302. pin_irq_hdr_tab[irqindex].mode = mode;
  303. pin_irq_hdr_tab[irqindex].args = args;
  304. rt_hw_interrupt_enable(level);
  305. return RT_EOK;
  306. }
  307. static rt_err_t hc32_pin_detach_irq(struct rt_device *device, rt_base_t pin)
  308. {
  309. rt_base_t level;
  310. rt_int32_t irqindex = -1;
  311. if (pin >= PIN_MAX_NUM)
  312. {
  313. return -RT_ENOSYS;
  314. }
  315. irqindex = GPIO_PIN_INDEX(pin);
  316. if (irqindex >= ITEM_NUM(pin_irq_map))
  317. {
  318. return -RT_ENOSYS;
  319. }
  320. level = rt_hw_interrupt_disable();
  321. if (pin_irq_hdr_tab[irqindex].pin == -1)
  322. {
  323. rt_hw_interrupt_enable(level);
  324. return RT_EOK;
  325. }
  326. pin_irq_hdr_tab[irqindex].pin = -1;
  327. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  328. pin_irq_hdr_tab[irqindex].mode = 0;
  329. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  330. rt_hw_interrupt_enable(level);
  331. return RT_EOK;
  332. }
  333. static void gpio_irq_config(uint8_t u8Port, uint16_t u16Pin, uint16_t u16ExInt)
  334. {
  335. __IO uint16_t *PCRx;
  336. uint16_t pin_num;
  337. pin_num = __CLZ(__RBIT(u16Pin));
  338. PCRx = (__IO uint16_t *)((uint32_t)(&CM_GPIO->PCRA0) + ((uint32_t)u8Port * 0x40UL) + (pin_num * 4UL));
  339. MODIFY_REG16(*PCRx, GPIO_PCR_INTE, u16ExInt);
  340. }
  341. static rt_err_t hc32_pin_irq_enable(struct rt_device *device, rt_base_t pin, rt_uint8_t enabled)
  342. {
  343. struct hc32_pin_irq_map *irq_map;
  344. rt_base_t level;
  345. rt_int32_t irqindex = -1;
  346. stc_extint_init_t stcExtIntInit;
  347. uint8_t gpio_port;
  348. uint16_t gpio_pin;
  349. if ((pin >= PIN_MAX_NUM) || ((PIN_IRQ_ENABLE != enabled) && (PIN_IRQ_DISABLE != enabled)))
  350. {
  351. return -RT_ENOSYS;
  352. }
  353. irqindex = GPIO_PIN_INDEX(pin);
  354. if (irqindex >= ITEM_NUM(pin_irq_map))
  355. {
  356. return -RT_ENOSYS;
  357. }
  358. irq_map = &pin_irq_map[irqindex];
  359. gpio_port = GPIO_PORT(pin);
  360. gpio_pin = GPIO_PIN(pin);
  361. if (enabled == PIN_IRQ_ENABLE)
  362. {
  363. level = rt_hw_interrupt_disable();
  364. if (pin_irq_hdr_tab[irqindex].pin == -1)
  365. {
  366. rt_hw_interrupt_enable(level);
  367. return -RT_ENOSYS;
  368. }
  369. /* Exint config */
  370. EXTINT_StructInit(&stcExtIntInit);
  371. switch (pin_irq_hdr_tab[irqindex].mode)
  372. {
  373. case PIN_IRQ_MODE_RISING:
  374. stcExtIntInit.u32Edge = EXTINT_TRIG_RISING;
  375. break;
  376. case PIN_IRQ_MODE_FALLING:
  377. stcExtIntInit.u32Edge = EXTINT_TRIG_FALLING;
  378. break;
  379. case PIN_IRQ_MODE_RISING_FALLING:
  380. stcExtIntInit.u32Edge = EXTINT_TRIG_BOTH;
  381. break;
  382. case PIN_IRQ_MODE_LOW_LEVEL:
  383. stcExtIntInit.u32Edge = EXTINT_TRIG_LOW;
  384. break;
  385. }
  386. EXTINT_Init(gpio_pin, &stcExtIntInit);
  387. NVIC_EnableIRQ(irq_map->irq_config.irq_num);
  388. gpio_irq_config(gpio_port, gpio_pin, PIN_EXTINT_ON);
  389. }
  390. else
  391. {
  392. level = rt_hw_interrupt_disable();
  393. gpio_irq_config(gpio_port, gpio_pin, PIN_EXTINT_OFF);
  394. NVIC_DisableIRQ(irq_map->irq_config.irq_num);
  395. }
  396. rt_hw_interrupt_enable(level);
  397. return RT_EOK;
  398. }
  399. static rt_base_t hc32_pin_get(const char *name)
  400. {
  401. rt_base_t pin = 0;
  402. int hw_port_num, hw_pin_num = 0;
  403. int i, name_len;
  404. name_len = rt_strlen(name);
  405. if ((name_len < 4) || (name_len >= 6))
  406. {
  407. return -RT_EINVAL;
  408. }
  409. if ((name[0] != 'P') || (name[2] != '.'))
  410. {
  411. return -RT_EINVAL;
  412. }
  413. if ((name[1] >= 'A') && (name[1] <= 'Z'))
  414. {
  415. hw_port_num = (int)(name[1] - 'A');
  416. }
  417. else
  418. {
  419. return -RT_EINVAL;
  420. }
  421. for (i = 3; i < name_len; i++)
  422. {
  423. hw_pin_num *= 10;
  424. hw_pin_num += name[i] - '0';
  425. }
  426. pin = PIN_NUM(hw_port_num, hw_pin_num);
  427. return pin;
  428. }
  429. static const struct rt_pin_ops hc32_pin_ops =
  430. {
  431. hc32_pin_mode,
  432. hc32_pin_write,
  433. hc32_pin_read,
  434. hc32_pin_attach_irq,
  435. hc32_pin_detach_irq,
  436. hc32_pin_irq_enable,
  437. hc32_pin_get,
  438. };
  439. int rt_hw_pin_init(void)
  440. {
  441. uint8_t u32MaxExtInt;
  442. /* register extint */
  443. u32MaxExtInt = ITEM_NUM(pin_irq_map);
  444. for (uint8_t i = 0; i < u32MaxExtInt; i++)
  445. {
  446. hc32_install_irq_handler(&pin_irq_map[i].irq_config, pin_irq_map[i].irq_callback, RT_FALSE);
  447. }
  448. return rt_device_pin_register("pin", &hc32_pin_ops, RT_NULL);
  449. }
  450. #endif
  451. #endif /* RT_USING_PIN */