drv_gpio.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516
  1. /*
  2. * Copyright (c) 2020-2022, CQ 100ask Development Team
  3. *
  4. * Change Logs:
  5. * Date Author Notes
  6. * 2022-05-29 Alen first version
  7. */
  8. #include "drv_gpio.h"
  9. #ifdef RT_USING_PIN
  10. #define PIN_NUM(port, no) (((((port) & 0xFu) << 4) | ((no) & 0xFu)))
  11. #define PIN_PORT(pin) ((uint8_t)(((pin) >> 4) & 0xFu))
  12. #define PIN_NO(pin) ((uint8_t)((pin) & 0xFu))
  13. #define PIN_STPORT(pin) ((GPIO_Type *)(GPIOA_BASE + (0x400u * PIN_PORT(pin))))
  14. #define PIN_STPIN(pin) ((uint16_t)(1u << PIN_NO(pin)))
  15. #if defined(GPIOF)
  16. #define __MM32_PORT_MAX 6u
  17. #elif defined(GPIOE)
  18. #define __MM32_PORT_MAX 5u
  19. #elif defined(GPIOD)
  20. #define __MM32_PORT_MAX 4u
  21. #elif defined(GPIOC)
  22. #define __MM32_PORT_MAX 3u
  23. #elif defined(GPIOB)
  24. #define __MM32_PORT_MAX 2u
  25. #elif defined(GPIOA)
  26. #define __MM32_PORT_MAX 1u
  27. #else
  28. #define __MM32_PORT_MAX 0u
  29. #error Unsupported MM32 GPIO peripheral.
  30. #endif
  31. #define PIN_STPORT_MAX __MM32_PORT_MAX
  32. #define GET_EXTI_PORT(PORT)
  33. static const struct pin_irq_map pin_irq_map[] =
  34. {
  35. {GPIO_PIN_0, EXTI0_IRQn, EXTI_LINE_0, SYSCFG_EXTILine_0},
  36. {GPIO_PIN_1, EXTI1_IRQn, EXTI_LINE_1, SYSCFG_EXTILine_1},
  37. {GPIO_PIN_2, EXTI2_IRQn, EXTI_LINE_2, SYSCFG_EXTILine_2},
  38. {GPIO_PIN_3, EXTI3_IRQn, EXTI_LINE_3, SYSCFG_EXTILine_3},
  39. {GPIO_PIN_4, EXTI4_IRQn, EXTI_LINE_4, SYSCFG_EXTILine_4},
  40. {GPIO_PIN_5, EXTI9_5_IRQn, EXTI_LINE_5,SYSCFG_EXTILine_5},
  41. {GPIO_PIN_6, EXTI9_5_IRQn, EXTI_LINE_6, SYSCFG_EXTILine_6},
  42. {GPIO_PIN_7, EXTI9_5_IRQn, EXTI_LINE_7, SYSCFG_EXTILine_7},
  43. {GPIO_PIN_8, EXTI9_5_IRQn, EXTI_LINE_8, SYSCFG_EXTILine_8},
  44. {GPIO_PIN_9, EXTI9_5_IRQn, EXTI_LINE_9, SYSCFG_EXTILine_9},
  45. {GPIO_PIN_10, EXTI15_10_IRQn, EXTI_LINE_10, SYSCFG_EXTILine_10},
  46. {GPIO_PIN_11, EXTI15_10_IRQn, EXTI_LINE_11, SYSCFG_EXTILine_11},
  47. {GPIO_PIN_12, EXTI15_10_IRQn, EXTI_LINE_12, SYSCFG_EXTILine_12},
  48. {GPIO_PIN_13, EXTI15_10_IRQn, EXTI_LINE_13, SYSCFG_EXTILine_13},
  49. {GPIO_PIN_14, EXTI15_10_IRQn, EXTI_LINE_14, SYSCFG_EXTILine_14},
  50. {GPIO_PIN_15, EXTI15_10_IRQn, EXTI_LINE_15, SYSCFG_EXTILine_15},
  51. };
  52. static struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  53. {
  54. {-1, 0, RT_NULL, RT_NULL},
  55. {-1, 0, RT_NULL, RT_NULL},
  56. {-1, 0, RT_NULL, RT_NULL},
  57. {-1, 0, RT_NULL, RT_NULL},
  58. {-1, 0, RT_NULL, RT_NULL},
  59. {-1, 0, RT_NULL, RT_NULL},
  60. {-1, 0, RT_NULL, RT_NULL},
  61. {-1, 0, RT_NULL, RT_NULL},
  62. {-1, 0, RT_NULL, RT_NULL},
  63. {-1, 0, RT_NULL, RT_NULL},
  64. {-1, 0, RT_NULL, RT_NULL},
  65. {-1, 0, RT_NULL, RT_NULL},
  66. {-1, 0, RT_NULL, RT_NULL},
  67. {-1, 0, RT_NULL, RT_NULL},
  68. {-1, 0, RT_NULL, RT_NULL},
  69. {-1, 0, RT_NULL, RT_NULL},
  70. };
  71. static uint32_t pin_irq_enable_mask = 0;
  72. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  73. static rt_base_t mm32_pin_get(const char *name)
  74. {
  75. rt_base_t pin = 0;
  76. int hw_port_num, hw_pin_num = 0;
  77. int i, name_len;
  78. name_len = rt_strlen(name);
  79. if ((name_len < 4) || (name_len >= 6))
  80. {
  81. return -RT_EINVAL;
  82. }
  83. if ((name[0] != 'P') || (name[2] != '.'))
  84. {
  85. return -RT_EINVAL;
  86. }
  87. if ((name[1] >= 'A') && (name[1] <= 'F'))
  88. {
  89. hw_port_num = (int)(name[1] - 'A');
  90. }
  91. else
  92. {
  93. return -RT_EINVAL;
  94. }
  95. for (i = 3; i < name_len; i++)
  96. {
  97. hw_pin_num *= 10;
  98. hw_pin_num += name[i] - '0';
  99. }
  100. pin = PIN_NUM(hw_port_num, hw_pin_num);
  101. return pin;
  102. }
  103. static void mm32_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  104. {
  105. GPIO_Type *gpio_port;
  106. uint16_t gpio_pin;
  107. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  108. {
  109. gpio_port = PIN_STPORT(pin);
  110. gpio_pin = PIN_STPIN(pin);
  111. GPIO_WriteBit(gpio_port, gpio_pin, (rt_uint16_t)value);
  112. }
  113. }
  114. static rt_ssize_t mm32_pin_read(rt_device_t dev, rt_base_t pin)
  115. {
  116. GPIO_Type *gpio_port;
  117. uint16_t gpio_pin;
  118. rt_ssize_t value = PIN_LOW;
  119. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  120. {
  121. gpio_port = PIN_STPORT(pin);
  122. gpio_pin = PIN_STPIN(pin);
  123. value = GPIO_ReadInDataBit(gpio_port, gpio_pin);
  124. }
  125. return value;
  126. }
  127. static void mm32_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  128. {
  129. GPIO_Init_Type GPIO_InitStruct;
  130. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  131. {
  132. return;
  133. }
  134. /* Configure GPIO_InitStructure */
  135. GPIO_InitStruct.Pins = PIN_STPIN(pin);
  136. GPIO_InitStruct.PinMode = GPIO_PinMode_Out_PushPull;
  137. GPIO_InitStruct.Speed = GPIO_Speed_50MHz;
  138. if (mode == PIN_MODE_OUTPUT)
  139. {
  140. /* output setting */
  141. GPIO_InitStruct.PinMode = GPIO_PinMode_Out_PushPull;
  142. }
  143. else if (mode == PIN_MODE_INPUT)
  144. {
  145. /* input setting: not pull. */
  146. GPIO_InitStruct.PinMode = GPIO_PinMode_In_Floating;
  147. }
  148. else if (mode == PIN_MODE_INPUT_PULLUP)
  149. {
  150. /* input setting: pull up. */
  151. GPIO_InitStruct.PinMode = GPIO_PinMode_In_PullUp;
  152. }
  153. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  154. {
  155. /* input setting: pull down. */
  156. GPIO_InitStruct.PinMode = GPIO_PinMode_In_PullDown;
  157. }
  158. else if (mode == PIN_MODE_OUTPUT_OD)
  159. {
  160. /* output setting: od. */
  161. GPIO_InitStruct.PinMode = GPIO_PinMode_Out_OpenDrain;
  162. }
  163. GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  164. }
  165. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  166. {
  167. rt_uint8_t i;
  168. for (i = 0; i < 32; i++)
  169. {
  170. if ((0x01 << i) == bit)
  171. {
  172. return i;
  173. }
  174. }
  175. return -1;
  176. }
  177. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  178. {
  179. rt_int32_t mapindex = bit2bitno(pinbit);
  180. if (mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  181. {
  182. return RT_NULL;
  183. }
  184. return &pin_irq_map[mapindex];
  185. };
  186. static rt_err_t mm32_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  187. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  188. {
  189. rt_base_t level;
  190. rt_int32_t irqindex = -1;
  191. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  192. {
  193. return -RT_ENOSYS;
  194. }
  195. irqindex = bit2bitno(PIN_STPIN(pin));
  196. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  197. {
  198. return -RT_ENOSYS;
  199. }
  200. level = rt_hw_interrupt_disable();
  201. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  202. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  203. pin_irq_hdr_tab[irqindex].mode == mode &&
  204. pin_irq_hdr_tab[irqindex].args == args)
  205. {
  206. rt_hw_interrupt_enable(level);
  207. return RT_EOK;
  208. }
  209. if (pin_irq_hdr_tab[irqindex].pin != -1)
  210. {
  211. rt_hw_interrupt_enable(level);
  212. return -RT_EBUSY;
  213. }
  214. pin_irq_hdr_tab[irqindex].pin = pin;
  215. pin_irq_hdr_tab[irqindex].hdr = hdr;
  216. pin_irq_hdr_tab[irqindex].mode = mode;
  217. pin_irq_hdr_tab[irqindex].args = args;
  218. rt_hw_interrupt_enable(level);
  219. return RT_EOK;
  220. }
  221. static rt_err_t mm32_pin_dettach_irq(struct rt_device *device, rt_base_t pin)
  222. {
  223. rt_base_t level;
  224. rt_int32_t irqindex = -1;
  225. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  226. {
  227. return -RT_ENOSYS;
  228. }
  229. irqindex = bit2bitno(PIN_STPIN(pin));
  230. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  231. {
  232. return -RT_ENOSYS;
  233. }
  234. level = rt_hw_interrupt_disable();
  235. if (pin_irq_hdr_tab[irqindex].pin == -1)
  236. {
  237. rt_hw_interrupt_enable(level);
  238. return RT_EOK;
  239. }
  240. pin_irq_hdr_tab[irqindex].pin = -1;
  241. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  242. pin_irq_hdr_tab[irqindex].mode = 0;
  243. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  244. rt_hw_interrupt_enable(level);
  245. return RT_EOK;
  246. }
  247. static rt_err_t mm32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  248. rt_uint8_t enabled)
  249. {
  250. const struct pin_irq_map *irqmap;
  251. rt_base_t level;
  252. rt_int32_t irqindex = -1;
  253. GPIO_Init_Type GPIO_InitStruct;
  254. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  255. {
  256. return -RT_ENOSYS;
  257. }
  258. if (enabled == PIN_IRQ_ENABLE)
  259. {
  260. irqindex = bit2bitno(PIN_STPIN(pin));
  261. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  262. {
  263. return -RT_ENOSYS;
  264. }
  265. level = rt_hw_interrupt_disable();
  266. if (pin_irq_hdr_tab[irqindex].pin == -1)
  267. {
  268. rt_hw_interrupt_enable(level);
  269. return -RT_ENOSYS;
  270. }
  271. irqmap = &pin_irq_map[irqindex];
  272. /* Configure GPIO_InitStructure */
  273. GPIO_InitStruct.Pins = PIN_STPIN(pin);
  274. GPIO_InitStruct.Speed = GPIO_Speed_50MHz;
  275. GPIO_InitStruct.PinMode = GPIO_PinMode_In_PullUp;
  276. GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  277. SYSCFG_SetExtIntMux(SYSCFG_EXTIPort_GPIOA + (0 == (rt_uint32_t)PIN_PORT(pin)?0: PIN_PORT(pin)/GPIOB_BASE), irqmap->syscfg_extiline);
  278. switch (pin_irq_hdr_tab[irqindex].mode)
  279. {
  280. case PIN_IRQ_MODE_RISING:
  281. EXTI_SetTriggerIn(EXTI, irqmap->extiline, EXTI_TriggerIn_RisingEdge);
  282. break;
  283. case PIN_IRQ_MODE_FALLING:
  284. EXTI_SetTriggerIn(EXTI, irqmap->extiline, EXTI_TriggerIn_FallingEdge);
  285. break;
  286. case PIN_IRQ_MODE_RISING_FALLING:
  287. EXTI_SetTriggerIn(EXTI, irqmap->extiline, EXTI_TriggerIn_BothEdges);
  288. break;
  289. }
  290. EXTI_EnableLineInterrupt(EXTI, irqmap->extiline, true);
  291. NVIC_SetPriority(irqmap->irqno, NVIC_EncodePriority(4, 5, 0));
  292. NVIC_EnableIRQ(irqmap->irqno);
  293. pin_irq_enable_mask |= irqmap->pinbit;
  294. rt_hw_interrupt_enable(level);
  295. }
  296. else if (enabled == PIN_IRQ_DISABLE)
  297. {
  298. irqmap = get_pin_irq_map(PIN_STPIN(pin));
  299. if (irqmap == RT_NULL)
  300. {
  301. return -RT_ENOSYS;
  302. }
  303. level = rt_hw_interrupt_disable();
  304. pin_irq_enable_mask &= ~irqmap->pinbit;
  305. if ((irqmap->pinbit >= GPIO_PIN_5) && (irqmap->pinbit <= GPIO_PIN_9))
  306. {
  307. if (!(pin_irq_enable_mask & (GPIO_PIN_5 | GPIO_PIN_6 | GPIO_PIN_7 | GPIO_PIN_8 | GPIO_PIN_9)))
  308. {
  309. NVIC_DisableIRQ(irqmap->irqno);
  310. }
  311. }
  312. else if ((irqmap->pinbit >= GPIO_PIN_10) && (irqmap->pinbit <= GPIO_PIN_15))
  313. {
  314. if (!(pin_irq_enable_mask & (GPIO_PIN_10 | GPIO_PIN_11 | GPIO_PIN_12 | GPIO_PIN_13 | GPIO_PIN_14 | GPIO_PIN_15)))
  315. {
  316. NVIC_DisableIRQ(irqmap->irqno);
  317. }
  318. }
  319. else
  320. {
  321. NVIC_DisableIRQ(irqmap->irqno);
  322. }
  323. rt_hw_interrupt_enable(level);
  324. }
  325. else
  326. {
  327. return -RT_ENOSYS;
  328. }
  329. return RT_EOK;
  330. }
  331. const static struct rt_pin_ops _mm32_pin_ops =
  332. {
  333. mm32_pin_mode,
  334. mm32_pin_write,
  335. mm32_pin_read,
  336. mm32_pin_attach_irq,
  337. mm32_pin_dettach_irq,
  338. mm32_pin_irq_enable,
  339. mm32_pin_get,
  340. };
  341. rt_inline void pin_irq_hdr(int irqno)
  342. {
  343. if (pin_irq_hdr_tab[irqno].hdr)
  344. {
  345. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  346. }
  347. }
  348. void HAL_GPIO_EXTI_Callback(uint16_t GPIO_Pin)
  349. {
  350. pin_irq_hdr(bit2bitno(GPIO_Pin));
  351. }
  352. #define __HAL_GPIO_EXTI_GET_IT(__EXTI_LINE__) (EXTI->PR & (__EXTI_LINE__))
  353. #define __HAL_GPIO_EXTI_CLEAR_IT(__EXTI_LINE__) (EXTI->PR = (__EXTI_LINE__))
  354. void HAL_GPIO_EXTI_IRQHandler(uint16_t GPIO_Pin)
  355. {
  356. /* EXTI line interrupt detected */
  357. if (__HAL_GPIO_EXTI_GET_IT(GPIO_Pin) != 0x00u)
  358. {
  359. __HAL_GPIO_EXTI_CLEAR_IT(GPIO_Pin);
  360. HAL_GPIO_EXTI_Callback(GPIO_Pin);
  361. }
  362. }
  363. void EXTI0_IRQHandler(void)
  364. {
  365. rt_interrupt_enter();
  366. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  367. rt_interrupt_leave();
  368. }
  369. void EXTI1_IRQHandler(void)
  370. {
  371. rt_interrupt_enter();
  372. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  373. rt_interrupt_leave();
  374. }
  375. void EXTI2_IRQHandler(void)
  376. {
  377. rt_interrupt_enter();
  378. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  379. rt_interrupt_leave();
  380. }
  381. void EXTI3_IRQHandler(void)
  382. {
  383. rt_interrupt_enter();
  384. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  385. rt_interrupt_leave();
  386. }
  387. void EXTI4_IRQHandler(void)
  388. {
  389. rt_interrupt_enter();
  390. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  391. rt_interrupt_leave();
  392. }
  393. void EXTI9_5_IRQHandler(void)
  394. {
  395. rt_interrupt_enter();
  396. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  397. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  398. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  399. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  400. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  401. rt_interrupt_leave();
  402. }
  403. void EXTI15_10_IRQHandler(void)
  404. {
  405. rt_interrupt_enter();
  406. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  407. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  408. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  409. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  410. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  411. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  412. rt_interrupt_leave();
  413. }
  414. int rt_hw_pin_init(void)
  415. {
  416. #if defined(RCC_AHB1_PERIPH_GPIOA)
  417. RCC_EnableAHB1Periphs(RCC_AHB1_PERIPH_GPIOA, true);
  418. #endif
  419. #if defined(RCC_AHB1_PERIPH_GPIOB)
  420. RCC_EnableAHB1Periphs(RCC_AHB1_PERIPH_GPIOB, true);
  421. #endif
  422. #if defined(RCC_AHB1_PERIPH_GPIOC)
  423. RCC_EnableAHB1Periphs(RCC_AHB1_PERIPH_GPIOC, true);
  424. #endif
  425. #if defined(RCC_AHB1_PERIPH_GPIOD)
  426. RCC_EnableAHB1Periphs(RCC_AHB1_PERIPH_GPIOD, true);
  427. #endif
  428. #if defined(RCC_AHB1_PERIPH_GPIOE)
  429. RCC_EnableAHB1Periphs(RCC_AHB1_PERIPH_GPIOE, true);
  430. #endif
  431. #if defined(RCC_AHB1_PERIPH_GPIOF)
  432. RCC_EnableAHB1Periphs(RCC_AHB1_PERIPH_GPIOF, true);
  433. #endif
  434. #if defined(RCC_APB2_PERIPH_SYSCFG)
  435. RCC_EnableAPB2Periphs(RCC_APB2_PERIPH_SYSCFG, true);
  436. #endif
  437. return rt_device_pin_register("pin", &_mm32_pin_ops, RT_NULL);
  438. }
  439. #endif /* RT_USING_PIN */