drv_gpio.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-08-20 breo.com first version
  9. */
  10. #include "drv_gpio.h"
  11. #include <rtdevice.h>
  12. #include <rthw.h>
  13. #include "n32g45x.h"
  14. #ifdef RT_USING_PIN
  15. #ifndef N32G45X_PIN_NUMBERS
  16. #define N32G45X_PIN_NUMBERS 64//[48, 64, 80, 100, 128 ]
  17. #endif
  18. #define __N32_PIN(index, rcc, gpio, gpio_index) \
  19. { \
  20. 0, RCC_##rcc##_PERIPH_GPIO##gpio, GPIO##gpio, GPIO_PIN_##gpio_index \
  21. , GPIO##gpio##_PORT_SOURCE, GPIO_PIN_SOURCE##gpio_index, "P" #gpio "." #gpio_index \
  22. }
  23. #define __N32_PIN_DEFAULT {-1, 0, 0, 0, 0, 0, ""}
  24. /* N32 GPIO driver */
  25. struct pin_index
  26. {
  27. int index;
  28. uint32_t rcc;
  29. GPIO_Module *gpio;
  30. uint32_t pin;
  31. uint8_t port_source;
  32. uint8_t pin_source;
  33. const char* name;
  34. };
  35. static const struct pin_index pins[] =
  36. {
  37. #if (N32G45X_PIN_NUMBERS == 48)
  38. __N32_PIN_DEFAULT,
  39. __N32_PIN_DEFAULT,
  40. __N32_PIN(2, APB2, C, 13),
  41. __N32_PIN(3, APB2, C, 14),
  42. __N32_PIN(4, APB2, C, 15),
  43. __N32_PIN_DEFAULT,
  44. __N32_PIN_DEFAULT,
  45. __N32_PIN_DEFAULT,
  46. __N32_PIN_DEFAULT,
  47. __N32_PIN_DEFAULT,
  48. __N32_PIN(10, APB2, A, 0),
  49. __N32_PIN(11, APB2, A, 1),
  50. __N32_PIN(12, APB2, A, 2),
  51. __N32_PIN(13, APB2, A, 3),
  52. __N32_PIN(14, APB2, A, 4),
  53. __N32_PIN(15, APB2, A, 5),
  54. __N32_PIN(16, APB2, A, 6),
  55. __N32_PIN(17, APB2, A, 7),
  56. __N32_PIN(18, APB2, B, 0),
  57. __N32_PIN(19, APB2, B, 1),
  58. __N32_PIN(20, APB2, B, 2),
  59. __N32_PIN(21, APB2, B, 10),
  60. __N32_PIN(22, APB2, B, 11),
  61. __N32_PIN_DEFAULT,
  62. __N32_PIN_DEFAULT,
  63. __N32_PIN(25, APB2, B, 12),
  64. __N32_PIN(26, APB2, B, 13),
  65. __N32_PIN(27, APB2, B, 14),
  66. __N32_PIN(28, APB2, B, 15),
  67. __N32_PIN(29, APB2, A, 8),
  68. __N32_PIN(30, APB2, A, 9),
  69. __N32_PIN(31, APB2, A, 10),
  70. __N32_PIN(32, APB2, A, 11),
  71. __N32_PIN(33, APB2, A, 12),
  72. __N32_PIN(34, APB2, A, 13),
  73. __N32_PIN_DEFAULT,
  74. __N32_PIN_DEFAULT,
  75. __N32_PIN(37, APB2, A, 14),
  76. __N32_PIN(38, APB2, A, 15),
  77. __N32_PIN(39, APB2, B, 3),
  78. __N32_PIN(40, APB2, B, 4),
  79. __N32_PIN(41, APB2, B, 5),
  80. __N32_PIN(42, APB2, B, 6),
  81. __N32_PIN(43, APB2, B, 7),
  82. __N32_PIN_DEFAULT,
  83. __N32_PIN(45, APB2, B, 8),
  84. __N32_PIN(46, APB2, B, 9),
  85. __N32_PIN_DEFAULT,
  86. __N32_PIN_DEFAULT,
  87. #endif
  88. #if (N32G45X_PIN_NUMBERS == 64)
  89. __N32_PIN_DEFAULT,
  90. __N32_PIN_DEFAULT,
  91. __N32_PIN(2, APB2, C, 13),
  92. __N32_PIN(3, APB2, C, 14),
  93. __N32_PIN(4, APB2, C, 15),
  94. __N32_PIN_DEFAULT,
  95. __N32_PIN_DEFAULT,
  96. __N32_PIN_DEFAULT,
  97. __N32_PIN(8, APB2, C, 0),
  98. __N32_PIN(9, APB2, C, 1),
  99. __N32_PIN(10, APB2, C, 2),
  100. __N32_PIN(11, APB2, C, 3),
  101. __N32_PIN_DEFAULT,
  102. __N32_PIN_DEFAULT,
  103. __N32_PIN(14, APB2, A, 0),
  104. __N32_PIN(15, APB2, A, 1),
  105. __N32_PIN(16, APB2, A, 2),
  106. __N32_PIN(17, APB2, A, 3),
  107. __N32_PIN_DEFAULT,
  108. __N32_PIN_DEFAULT,
  109. __N32_PIN(20, APB2, A, 4),
  110. __N32_PIN(21, APB2, A, 5),
  111. __N32_PIN(22, APB2, A, 6),
  112. __N32_PIN(23, APB2, A, 7),
  113. __N32_PIN(24, APB2, C, 4),
  114. __N32_PIN(25, APB2, C, 5),
  115. __N32_PIN(26, APB2, B, 0),
  116. __N32_PIN(27, APB2, B, 1),
  117. __N32_PIN(28, APB2, B, 2),
  118. __N32_PIN(29, APB2, B, 10),
  119. __N32_PIN(30, APB2, B, 11),
  120. __N32_PIN_DEFAULT,
  121. __N32_PIN_DEFAULT,
  122. __N32_PIN(33, APB2, B, 12),
  123. __N32_PIN(34, APB2, B, 13),
  124. __N32_PIN(35, APB2, B, 14),
  125. __N32_PIN(36, APB2, B, 15),
  126. __N32_PIN(37, APB2, C, 6),
  127. __N32_PIN(38, APB2, C, 7),
  128. __N32_PIN(39, APB2, C, 8),
  129. __N32_PIN(40, APB2, C, 9),
  130. __N32_PIN(41, APB2, A, 8),
  131. __N32_PIN(42, APB2, A, 9),
  132. __N32_PIN(43, APB2, A, 10),
  133. __N32_PIN(44, APB2, A, 11),
  134. __N32_PIN(45, APB2, A, 12),
  135. __N32_PIN(46, APB2, A, 13),
  136. __N32_PIN_DEFAULT,
  137. __N32_PIN_DEFAULT,
  138. __N32_PIN(49, APB2, A, 14),
  139. __N32_PIN(50, APB2, A, 15),
  140. __N32_PIN(51, APB2, C, 10),
  141. __N32_PIN(52, APB2, C, 11),
  142. __N32_PIN(53, APB2, C, 12),
  143. __N32_PIN(54, APB2, D, 2),
  144. __N32_PIN(55, APB2, B, 3),
  145. __N32_PIN(56, APB2, B, 4),
  146. __N32_PIN(57, APB2, B, 5),
  147. __N32_PIN(58, APB2, B, 6),
  148. __N32_PIN(59, APB2, B, 7),
  149. __N32_PIN_DEFAULT,
  150. __N32_PIN(61, APB2, B, 8),
  151. __N32_PIN(62, APB2, B, 9),
  152. __N32_PIN_DEFAULT,
  153. __N32_PIN_DEFAULT,
  154. #endif
  155. #if (N32G45X_PIN_NUMBERS == 80)
  156. __N32_PIN_DEFAULT,
  157. __N32_PIN(1, APB2, E, 2),
  158. __N32_PIN(2, APB2, E, 3),
  159. __N32_PIN_DEFAULT,
  160. __N32_PIN(4, APB2, C, 13),
  161. __N32_PIN(5, APB2, C, 14),
  162. __N32_PIN(6, APB2, C, 15),
  163. __N32_PIN_DEFAULT,
  164. __N32_PIN_DEFAULT,
  165. __N32_PIN_DEFAULT,
  166. __N32_PIN(10, APB2, C, 0),
  167. __N32_PIN(11, APB2, C, 1),
  168. __N32_PIN(12, APB2, C, 2),
  169. __N32_PIN(13, APB2, C, 3),
  170. __N32_PIN_DEFAULT,
  171. __N32_PIN_DEFAULT,
  172. __N32_PIN(16, APB2, A, 0),
  173. __N32_PIN(17, APB2, A, 1),
  174. __N32_PIN(18, APB2, A, 2),
  175. __N32_PIN(19, APB2, A, 3),
  176. __N32_PIN_DEFAULT,
  177. __N32_PIN_DEFAULT,
  178. __N32_PIN(22, APB2, A, 4),
  179. __N32_PIN(23, APB2, A, 5),
  180. __N32_PIN(24, APB2, A, 6),
  181. __N32_PIN(25, APB2, A, 7),
  182. __N32_PIN(26, APB2, C, 4),
  183. __N32_PIN(27, APB2, C, 5),
  184. __N32_PIN(28, APB2, B, 0),
  185. __N32_PIN(29, APB2, B, 1),
  186. __N32_PIN(30, APB2, B, 2),
  187. __N32_PIN(31, APB2, E, 7),
  188. __N32_PIN(32, APB2, E, 8),
  189. __N32_PIN(33, APB2, E, 9),
  190. __N32_PIN(34, APB2, E, 10),
  191. __N32_PIN(35, APB2, E, 11),
  192. __N32_PIN(36, APB2, E, 12),
  193. __N32_PIN(37, APB2, E, 13),
  194. __N32_PIN(38, APB2, B, 10),
  195. __N32_PIN(39, APB2, B, 11),
  196. __N32_PIN_DEFAULT,
  197. __N32_PIN_DEFAULT,
  198. __N32_PIN(42, APB2, B, 12),
  199. __N32_PIN(43, APB2, B, 13),
  200. __N32_PIN(44, APB2, B, 14),
  201. __N32_PIN(45, APB2, B, 15),
  202. __N32_PIN(46, APB2, D, 8),
  203. __N32_PIN(47, APB2, D, 9),
  204. __N32_PIN(48, APB2, D, 10),
  205. __N32_PIN(49, APB2, D, 14),
  206. __N32_PIN(50, APB2, D, 15),
  207. __N32_PIN(51, APB2, C, 6),
  208. __N32_PIN(52, APB2, C, 7),
  209. __N32_PIN(53, APB2, C, 8),
  210. __N32_PIN(54, APB2, C, 9),
  211. __N32_PIN(55, APB2, A, 8),
  212. __N32_PIN(56, APB2, A, 9),
  213. __N32_PIN(57, APB2, A, 10),
  214. __N32_PIN(58, APB2, A, 11),
  215. __N32_PIN(59, APB2, A, 12),
  216. __N32_PIN(60, APB2, A, 13),
  217. __N32_PIN_DEFAULT,
  218. __N32_PIN_DEFAULT,
  219. __N32_PIN(63, APB2, A, 14),
  220. __N32_PIN(64, APB2, A, 15),
  221. __N32_PIN(65, APB2, C, 10),
  222. __N32_PIN(66, APB2, C, 11),
  223. __N32_PIN(67, APB2, C, 12),
  224. __N32_PIN(68, APB2, D, 0),
  225. __N32_PIN(69, APB2, D, 1),
  226. __N32_PIN(70, APB2, D, 2),
  227. __N32_PIN(71, APB2, B, 3),
  228. __N32_PIN(72, APB2, B, 4),
  229. __N32_PIN(73, APB2, B, 5),
  230. __N32_PIN(74, APB2, B, 6),
  231. __N32_PIN(75, APB2, B, 7),
  232. __N32_PIN_DEFAULT,
  233. __N32_PIN(77, APB2, B, 8),
  234. __N32_PIN(78, APB2, B, 9),
  235. __N32_PIN_DEFAULT,
  236. __N32_PIN_DEFAULT,
  237. #endif
  238. #if (N32G45X_PIN_NUMBERS == 100)
  239. __N32_PIN_DEFAULT,
  240. __N32_PIN(1, APB2, E, 2),
  241. __N32_PIN(2, APB2, E, 3),
  242. __N32_PIN(3, APB2, E, 4),
  243. __N32_PIN(4, APB2, E, 5),
  244. __N32_PIN(5, APB2, E, 6),
  245. __N32_PIN_DEFAULT,
  246. __N32_PIN(7, APB2, C, 13),
  247. __N32_PIN(8, APB2, C, 14),
  248. __N32_PIN(9, APB2, C, 15),
  249. __N32_PIN_DEFAULT,
  250. __N32_PIN_DEFAULT,
  251. __N32_PIN_DEFAULT,
  252. __N32_PIN_DEFAULT,
  253. __N32_PIN_DEFAULT,
  254. __N32_PIN(15, APB2, C, 0),
  255. __N32_PIN(16, APB2, C, 1),
  256. __N32_PIN(17, APB2, C, 2),
  257. __N32_PIN(18, APB2, C, 3),
  258. __N32_PIN_DEFAULT,
  259. __N32_PIN_DEFAULT,
  260. __N32_PIN_DEFAULT,
  261. __N32_PIN_DEFAULT,
  262. __N32_PIN(23, APB2, A, 0),
  263. __N32_PIN(24, APB2, A, 1),
  264. __N32_PIN(25, APB2, A, 2),
  265. __N32_PIN(26, APB2, A, 3),
  266. __N32_PIN_DEFAULT,
  267. __N32_PIN_DEFAULT,
  268. __N32_PIN(29, APB2, A, 4),
  269. __N32_PIN(30, APB2, A, 5),
  270. __N32_PIN(31, APB2, A, 6),
  271. __N32_PIN(32, APB2, A, 7),
  272. __N32_PIN(33, APB2, C, 4),
  273. __N32_PIN(34, APB2, C, 5),
  274. __N32_PIN(35, APB2, B, 0),
  275. __N32_PIN(36, APB2, B, 1),
  276. __N32_PIN(37, APB2, B, 2),
  277. __N32_PIN(38, APB2, E, 7),
  278. __N32_PIN(39, APB2, E, 8),
  279. __N32_PIN(40, APB2, E, 9),
  280. __N32_PIN(41, APB2, E, 10),
  281. __N32_PIN(42, APB2, E, 11),
  282. __N32_PIN(43, APB2, E, 12),
  283. __N32_PIN(44, APB2, E, 13),
  284. __N32_PIN(45, APB2, E, 14),
  285. __N32_PIN(46, APB2, E, 15),
  286. __N32_PIN(47, APB2, B, 10),
  287. __N32_PIN(48, APB2, B, 11),
  288. __N32_PIN_DEFAULT,
  289. __N32_PIN_DEFAULT,
  290. __N32_PIN(51, APB2, B, 12),
  291. __N32_PIN(52, APB2, B, 13),
  292. __N32_PIN(53, APB2, B, 14),
  293. __N32_PIN(54, APB2, B, 15),
  294. __N32_PIN(55, APB2, D, 8),
  295. __N32_PIN(56, APB2, D, 9),
  296. __N32_PIN(57, APB2, D, 10),
  297. __N32_PIN(58, APB2, D, 11),
  298. __N32_PIN(59, APB2, D, 12),
  299. __N32_PIN(60, APB2, D, 13),
  300. __N32_PIN(61, APB2, D, 14),
  301. __N32_PIN(62, APB2, D, 15),
  302. __N32_PIN(63, APB2, C, 6),
  303. __N32_PIN(64, APB2, C, 7),
  304. __N32_PIN(65, APB2, C, 8),
  305. __N32_PIN(66, APB2, C, 9),
  306. __N32_PIN(67, APB2, A, 8),
  307. __N32_PIN(68, APB2, A, 9),
  308. __N32_PIN(69, APB2, A, 10),
  309. __N32_PIN(70, APB2, A, 11),
  310. __N32_PIN(71, APB2, A, 12),
  311. __N32_PIN(72, APB2, A, 13),
  312. __N32_PIN_DEFAULT,
  313. __N32_PIN_DEFAULT,
  314. __N32_PIN_DEFAULT,
  315. __N32_PIN(76, APB2, A, 14),
  316. __N32_PIN(77, APB2, A, 15),
  317. __N32_PIN(78, APB2, C, 10),
  318. __N32_PIN(79, APB2, C, 11),
  319. __N32_PIN(80, APB2, C, 12),
  320. __N32_PIN(81, APB2, D, 0),
  321. __N32_PIN(82, APB2, D, 1),
  322. __N32_PIN(83, APB2, D, 2),
  323. __N32_PIN(84, APB2, D, 3),
  324. __N32_PIN(85, APB2, D, 4),
  325. __N32_PIN(86, APB2, D, 5),
  326. __N32_PIN(87, APB2, D, 6),
  327. __N32_PIN(88, APB2, D, 7),
  328. __N32_PIN(89, APB2, B, 3),
  329. __N32_PIN(90, APB2, B, 4),
  330. __N32_PIN(91, APB2, B, 5),
  331. __N32_PIN(92, APB2, B, 6),
  332. __N32_PIN(93, APB2, B, 7),
  333. __N32_PIN_DEFAULT,
  334. __N32_PIN(95, APB2, B, 8),
  335. __N32_PIN(96, APB2, B, 9),
  336. __N32_PIN(97, APB2, E, 0),
  337. __N32_PIN(98, APB2, E, 1),
  338. __N32_PIN_DEFAULT,
  339. __N32_PIN_DEFAULT,
  340. #endif
  341. #if (N32G45X_PIN_NUMBERS == 128)
  342. __N32_PIN_DEFAULT,
  343. __N32_PIN(1, APB2, E, 2),
  344. __N32_PIN(2, APB2, E, 3),
  345. __N32_PIN(3, APB2, E, 4),
  346. __N32_PIN(4, APB2, E, 5),
  347. __N32_PIN(5, APB2, E, 6),
  348. __N32_PIN_DEFAULT,
  349. __N32_PIN(7, APB2, C, 13),
  350. __N32_PIN(8, APB2, C, 14),
  351. __N32_PIN(9, APB2, C, 15),
  352. __N32_PIN(10, APB2, F, 0),
  353. __N32_PIN(11, APB2, F, 1),
  354. __N32_PIN(12, APB2, F, 2),
  355. __N32_PIN(13, APB2, F, 3),
  356. __N32_PIN(14, APB2, F, 4),
  357. __N32_PIN(15, APB2, F, 5),
  358. __N32_PIN_DEFAULT,
  359. __N32_PIN_DEFAULT,
  360. __N32_PIN_DEFAULT,
  361. __N32_PIN_DEFAULT,
  362. __N32_PIN_DEFAULT,
  363. __N32_PIN(21, APB2, C, 0),
  364. __N32_PIN(22, APB2, C, 1),
  365. __N32_PIN(23, APB2, C, 2),
  366. __N32_PIN(24, APB2, C, 3),
  367. __N32_PIN_DEFAULT,
  368. __N32_PIN_DEFAULT,
  369. __N32_PIN_DEFAULT,
  370. __N32_PIN_DEFAULT,
  371. __N32_PIN(29, APB2, A, 0),
  372. __N32_PIN(30, APB2, A, 1),
  373. __N32_PIN(31, APB2, A, 2),
  374. __N32_PIN(32, APB2, A, 3),
  375. __N32_PIN_DEFAULT,
  376. __N32_PIN_DEFAULT,
  377. __N32_PIN(35, APB2, A, 4),
  378. __N32_PIN(36, APB2, A, 5),
  379. __N32_PIN(37, APB2, A, 6),
  380. __N32_PIN(38, APB2, A, 7),
  381. __N32_PIN(39, APB2, C, 4),
  382. __N32_PIN(40, APB2, C, 5),
  383. __N32_PIN(41, APB2, B, 0),
  384. __N32_PIN(42, APB2, B, 1),
  385. __N32_PIN(43, APB2, B, 2),
  386. __N32_PIN_DEFAULT,
  387. __N32_PIN_DEFAULT,
  388. __N32_PIN(46, APB2, F, 12),
  389. __N32_PIN(47, APB2, F, 13),
  390. __N32_PIN(48, APB2, F, 14),
  391. __N32_PIN(49, APB2, F, 15),
  392. __N32_PIN(50, APB2, E, 7),
  393. __N32_PIN(51, APB2, E, 8),
  394. __N32_PIN(52, APB2, E, 9),
  395. __N32_PIN_DEFAULT,
  396. __N32_PIN_DEFAULT,
  397. __N32_PIN(55, APB2, E, 10),
  398. __N32_PIN(56, APB2, E, 11),
  399. __N32_PIN(57, APB2, E, 12),
  400. __N32_PIN(58, APB2, E, 13),
  401. __N32_PIN(59, APB2, E, 14),
  402. __N32_PIN(60, APB2, E, 15),
  403. __N32_PIN(61, APB2, B, 10),
  404. __N32_PIN(62, APB2, B, 11),
  405. __N32_PIN_DEFAULT,
  406. __N32_PIN_DEFAULT,
  407. __N32_PIN(65, APB2, B, 12),
  408. __N32_PIN(66, APB2, B, 13),
  409. __N32_PIN(67, APB2, B, 14),
  410. __N32_PIN(68, APB2, B, 15),
  411. __N32_PIN(69, APB2, D, 8),
  412. __N32_PIN(70, APB2, D, 9),
  413. __N32_PIN(71, APB2, D, 10),
  414. __N32_PIN(72, APB2, D, 11),
  415. __N32_PIN_DEFAULT,
  416. __N32_PIN_DEFAULT,
  417. __N32_PIN(75, APB2, D, 12),
  418. __N32_PIN(76, APB2, D, 13),
  419. __N32_PIN(77, APB2, D, 14),
  420. __N32_PIN(78, APB2, D, 15),
  421. __N32_PIN(79, APB2, G, 0),
  422. __N32_PIN(80, APB2, G, 1),
  423. __N32_PIN(81, APB2, G, 2),
  424. __N32_PIN(82, APB2, G, 3),
  425. __N32_PIN_DEFAULT,
  426. __N32_PIN_DEFAULT,
  427. __N32_PIN(85, APB2, C, 6),
  428. __N32_PIN(86, APB2, C, 7),
  429. __N32_PIN(87, APB2, C, 8),
  430. __N32_PIN(88, APB2, C, 9),
  431. __N32_PIN(89, APB2, A, 8),
  432. __N32_PIN(90, APB2, A, 9),
  433. __N32_PIN(91, APB2, A, 10),
  434. __N32_PIN(92, APB2, A, 11),
  435. __N32_PIN(93, APB2, A, 12),
  436. __N32_PIN(94, APB2, A, 13),
  437. __N32_PIN_DEFAULT,
  438. __N32_PIN_DEFAULT,
  439. __N32_PIN(97, APB2, A, 14),
  440. __N32_PIN(98, APB2, A, 15),
  441. __N32_PIN(99, APB2, C, 10),
  442. __N32_PIN(100, APB2, C, 11),
  443. __N32_PIN(101, APB2, C, 12),
  444. __N32_PIN(102, APB2, D, 0),
  445. __N32_PIN(103, APB2, D, 1),
  446. __N32_PIN(104, APB2, D, 2),
  447. __N32_PIN(105, APB2, D, 3),
  448. __N32_PIN(106, APB2, D, 4),
  449. __N32_PIN(107, APB2, D, 5),
  450. __N32_PIN_DEFAULT,
  451. __N32_PIN_DEFAULT,
  452. __N32_PIN(110, APB2, D, 6),
  453. __N32_PIN(111, APB2, D, 7),
  454. __N32_PIN(112, APB2, G, 4),
  455. __N32_PIN(113, APB2, G, 5),
  456. __N32_PIN(114, APB2, G, 9),
  457. __N32_PIN_DEFAULT,
  458. __N32_PIN_DEFAULT,
  459. __N32_PIN(117, APB2, B, 3),
  460. __N32_PIN(118, APB2, B, 4),
  461. __N32_PIN(119, APB2, B, 5),
  462. __N32_PIN(120, APB2, B, 6),
  463. __N32_PIN(121, APB2, B, 7),
  464. __N32_PIN_DEFAULT,
  465. __N32_PIN(123, APB2, B, 8),
  466. __N32_PIN(124, APB2, B, 9),
  467. __N32_PIN(125, APB2, E, 0),
  468. __N32_PIN(126, APB2, E, 1),
  469. __N32_PIN_DEFAULT,
  470. __N32_PIN_DEFAULT,
  471. #endif
  472. };
  473. struct pin_irq_map
  474. {
  475. rt_uint16_t pinbit;
  476. rt_uint32_t irqbit;
  477. enum IRQn irqno;
  478. };
  479. static const struct pin_irq_map pin_irq_map[] =
  480. {
  481. {GPIO_PIN_0, EXTI_LINE0, EXTI0_IRQn },
  482. {GPIO_PIN_1, EXTI_LINE1, EXTI1_IRQn },
  483. {GPIO_PIN_2, EXTI_LINE2, EXTI2_IRQn },
  484. {GPIO_PIN_3, EXTI_LINE3, EXTI3_IRQn },
  485. {GPIO_PIN_4, EXTI_LINE4, EXTI4_IRQn },
  486. {GPIO_PIN_5, EXTI_LINE5, EXTI9_5_IRQn },
  487. {GPIO_PIN_6, EXTI_LINE6, EXTI9_5_IRQn },
  488. {GPIO_PIN_7, EXTI_LINE7, EXTI9_5_IRQn },
  489. {GPIO_PIN_8, EXTI_LINE8, EXTI9_5_IRQn },
  490. {GPIO_PIN_9, EXTI_LINE9, EXTI9_5_IRQn },
  491. {GPIO_PIN_10, EXTI_LINE10, EXTI15_10_IRQn},
  492. {GPIO_PIN_11, EXTI_LINE11, EXTI15_10_IRQn},
  493. {GPIO_PIN_12, EXTI_LINE12, EXTI15_10_IRQn},
  494. {GPIO_PIN_13, EXTI_LINE13, EXTI15_10_IRQn},
  495. {GPIO_PIN_14, EXTI_LINE14, EXTI15_10_IRQn},
  496. {GPIO_PIN_15, EXTI_LINE15, EXTI15_10_IRQn},
  497. };
  498. struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  499. {
  500. {-1, 0, RT_NULL, RT_NULL},
  501. {-1, 0, RT_NULL, RT_NULL},
  502. {-1, 0, RT_NULL, RT_NULL},
  503. {-1, 0, RT_NULL, RT_NULL},
  504. {-1, 0, RT_NULL, RT_NULL},
  505. {-1, 0, RT_NULL, RT_NULL},
  506. {-1, 0, RT_NULL, RT_NULL},
  507. {-1, 0, RT_NULL, RT_NULL},
  508. {-1, 0, RT_NULL, RT_NULL},
  509. {-1, 0, RT_NULL, RT_NULL},
  510. {-1, 0, RT_NULL, RT_NULL},
  511. {-1, 0, RT_NULL, RT_NULL},
  512. {-1, 0, RT_NULL, RT_NULL},
  513. {-1, 0, RT_NULL, RT_NULL},
  514. {-1, 0, RT_NULL, RT_NULL},
  515. {-1, 0, RT_NULL, RT_NULL},
  516. };
  517. #define ITEM_NUM(items) sizeof(items)/sizeof(items[0])
  518. const struct pin_index *get_pin(uint8_t pin)
  519. {
  520. const struct pin_index *index;
  521. if (pin < ITEM_NUM(pins))
  522. {
  523. index = &pins[pin];
  524. if (index->index == -1)
  525. index = RT_NULL;
  526. }
  527. else
  528. {
  529. index = RT_NULL;
  530. }
  531. return index;
  532. };
  533. rt_base_t n32_pin_get(const char *name)
  534. {
  535. rt_base_t i;
  536. for (i = 0; i < ITEM_NUM(pins); i++)
  537. {
  538. if (rt_strcmp(pins[i].name, name) == 0)
  539. {
  540. /* in get_pin function, use pin parameter as index of pins array */
  541. return i;
  542. }
  543. }
  544. /* refers content of pins array, map to __N32_PIN_DEFAULT */
  545. return 0;
  546. }
  547. void n32_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  548. {
  549. const struct pin_index *index;
  550. index = get_pin(pin);
  551. if (index == RT_NULL)
  552. {
  553. return;
  554. }
  555. if (value == PIN_LOW)
  556. {
  557. GPIO_ResetBits(index->gpio, index->pin);
  558. }
  559. else
  560. {
  561. GPIO_SetBits(index->gpio, index->pin);
  562. }
  563. }
  564. rt_ssize_t n32_pin_read(rt_device_t dev, rt_base_t pin)
  565. {
  566. rt_ssize_t value;
  567. const struct pin_index *index;
  568. value = PIN_LOW;
  569. index = get_pin(pin);
  570. if (index == RT_NULL)
  571. {
  572. return value;
  573. }
  574. if (GPIO_ReadInputDataBit(index->gpio, index->pin) == Bit_RESET)
  575. {
  576. value = PIN_LOW;
  577. }
  578. else
  579. {
  580. value = PIN_HIGH;
  581. }
  582. return value;
  583. }
  584. void n32_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  585. {
  586. const struct pin_index *index;
  587. GPIO_InitType GPIO_InitStructure;
  588. index = get_pin(pin);
  589. if (index == RT_NULL)
  590. {
  591. return;
  592. }
  593. /* GPIO Periph clock enable */
  594. RCC_EnableAPB2PeriphClk(index->rcc, ENABLE);
  595. /* Configure GPIO_InitStructure */
  596. GPIO_InitStructure.Pin = index->pin;
  597. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_Out_PP;
  598. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_50MHz;
  599. if (mode == PIN_MODE_OUTPUT)
  600. {
  601. /* output setting */
  602. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_Out_PP;
  603. }
  604. else if (mode == PIN_MODE_INPUT)
  605. {
  606. /* input setting: not pull. */
  607. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  608. }
  609. else if (mode == PIN_MODE_INPUT_PULLUP)
  610. {
  611. /* input setting: pull up. */
  612. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IPU;
  613. }
  614. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  615. {
  616. /* input setting: pull up. */
  617. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IPD;
  618. }
  619. else if (mode == PIN_MODE_OUTPUT_OD)
  620. {
  621. /* input setting: pull up. */
  622. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_Out_OD;
  623. }
  624. else
  625. {
  626. /* input setting:default. */
  627. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IPD;
  628. }
  629. GPIO_InitPeripheral(index->gpio, &GPIO_InitStructure);
  630. }
  631. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  632. {
  633. int i;
  634. for (i = 0; i < 32; i++)
  635. {
  636. if ((0x01 << i) == bit)
  637. {
  638. return i;
  639. }
  640. }
  641. return -1;
  642. }
  643. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  644. {
  645. rt_int32_t mapindex = bit2bitno(pinbit);
  646. if (mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  647. {
  648. return RT_NULL;
  649. }
  650. return &pin_irq_map[mapindex];
  651. };
  652. rt_err_t n32_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  653. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  654. {
  655. const struct pin_index *index;
  656. rt_base_t level;
  657. rt_int32_t irqindex = -1;
  658. index = get_pin(pin);
  659. if (index == RT_NULL)
  660. {
  661. return -RT_ENOSYS;
  662. }
  663. irqindex = bit2bitno(index->pin);
  664. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  665. {
  666. return -RT_ENOSYS;
  667. }
  668. level = rt_hw_interrupt_disable();
  669. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  670. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  671. pin_irq_hdr_tab[irqindex].mode == mode &&
  672. pin_irq_hdr_tab[irqindex].args == args
  673. )
  674. {
  675. rt_hw_interrupt_enable(level);
  676. return RT_EOK;
  677. }
  678. if (pin_irq_hdr_tab[irqindex].pin != -1)
  679. {
  680. rt_hw_interrupt_enable(level);
  681. return -RT_EBUSY;
  682. }
  683. pin_irq_hdr_tab[irqindex].pin = pin;
  684. pin_irq_hdr_tab[irqindex].hdr = hdr;
  685. pin_irq_hdr_tab[irqindex].mode = mode;
  686. pin_irq_hdr_tab[irqindex].args = args;
  687. rt_hw_interrupt_enable(level);
  688. return RT_EOK;
  689. }
  690. rt_err_t n32_pin_dettach_irq(struct rt_device *device, rt_base_t pin)
  691. {
  692. const struct pin_index *index;
  693. rt_base_t level;
  694. rt_int32_t irqindex = -1;
  695. index = get_pin(pin);
  696. if (index == RT_NULL)
  697. {
  698. return -RT_ENOSYS;
  699. }
  700. irqindex = bit2bitno(index->pin);
  701. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  702. {
  703. return -RT_ENOSYS;
  704. }
  705. level = rt_hw_interrupt_disable();
  706. if (pin_irq_hdr_tab[irqindex].pin == -1)
  707. {
  708. rt_hw_interrupt_enable(level);
  709. return RT_EOK;
  710. }
  711. pin_irq_hdr_tab[irqindex].pin = -1;
  712. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  713. pin_irq_hdr_tab[irqindex].mode = 0;
  714. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  715. rt_hw_interrupt_enable(level);
  716. return RT_EOK;
  717. }
  718. rt_err_t n32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  719. rt_uint8_t enabled)
  720. {
  721. const struct pin_index *index;
  722. const struct pin_irq_map *irqmap;
  723. rt_base_t level;
  724. rt_int32_t irqindex = -1;
  725. GPIO_InitType GPIO_InitStructure;
  726. NVIC_InitType NVIC_InitStructure;
  727. EXTI_InitType EXTI_InitStructure;
  728. index = get_pin(pin);
  729. if (index == RT_NULL)
  730. {
  731. return -RT_ENOSYS;
  732. }
  733. if (enabled == PIN_IRQ_ENABLE)
  734. {
  735. irqindex = bit2bitno(index->pin);
  736. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  737. {
  738. return -RT_ENOSYS;
  739. }
  740. level = rt_hw_interrupt_disable();
  741. if (pin_irq_hdr_tab[irqindex].pin == -1)
  742. {
  743. rt_hw_interrupt_enable(level);
  744. return -RT_ENOSYS;
  745. }
  746. irqmap = &pin_irq_map[irqindex];
  747. /* GPIO Periph clock enable */
  748. RCC_EnableAPB2PeriphClk(index->rcc, ENABLE);
  749. /* Configure GPIO_InitStructure */
  750. GPIO_InitStructure.Pin = index->pin;
  751. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IPU;
  752. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_50MHz;
  753. GPIO_InitPeripheral(index->gpio, &GPIO_InitStructure);
  754. NVIC_InitStructure.NVIC_IRQChannel = irqmap->irqno;
  755. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 2;
  756. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 2;
  757. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  758. NVIC_Init(&NVIC_InitStructure);
  759. GPIO_ConfigEXTILine(index->port_source, index->pin_source);
  760. EXTI_InitStructure.EXTI_Line = irqmap->irqbit;
  761. EXTI_InitStructure.EXTI_Mode = EXTI_Mode_Interrupt;
  762. switch (pin_irq_hdr_tab[irqindex].mode)
  763. {
  764. case PIN_IRQ_MODE_RISING:
  765. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising;
  766. break;
  767. case PIN_IRQ_MODE_FALLING:
  768. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Falling;
  769. break;
  770. case PIN_IRQ_MODE_RISING_FALLING:
  771. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising_Falling;
  772. break;
  773. }
  774. EXTI_InitStructure.EXTI_LineCmd = ENABLE;
  775. EXTI_InitPeripheral(&EXTI_InitStructure);
  776. rt_hw_interrupt_enable(level);
  777. }
  778. else if (enabled == PIN_IRQ_DISABLE)
  779. {
  780. irqmap = get_pin_irq_map(index->pin);
  781. if (irqmap == RT_NULL)
  782. {
  783. return -RT_ENOSYS;
  784. }
  785. EXTI_InitStructure.EXTI_Line = irqmap->irqbit;
  786. EXTI_InitStructure.EXTI_Mode = EXTI_Mode_Interrupt;
  787. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising;
  788. EXTI_InitStructure.EXTI_LineCmd = DISABLE;
  789. EXTI_InitPeripheral(&EXTI_InitStructure);
  790. }
  791. else
  792. {
  793. return -RT_ENOSYS;
  794. }
  795. return RT_EOK;
  796. }
  797. const static struct rt_pin_ops _n32_pin_ops =
  798. {
  799. n32_pin_mode,
  800. n32_pin_write,
  801. n32_pin_read,
  802. n32_pin_attach_irq,
  803. n32_pin_dettach_irq,
  804. n32_pin_irq_enable,
  805. n32_pin_get
  806. };
  807. int n32_hw_pin_init(void)
  808. {
  809. int result;
  810. result = rt_device_pin_register("pin", &_n32_pin_ops, RT_NULL);
  811. return result;
  812. }
  813. rt_inline void pin_irq_hdr(int irqno)
  814. {
  815. EXTI_ClrITPendBit(pin_irq_map[irqno].irqbit);
  816. if (pin_irq_hdr_tab[irqno].hdr)
  817. {
  818. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  819. }
  820. }
  821. void EXTI0_IRQHandler(void)
  822. {
  823. /* enter interrupt */
  824. rt_interrupt_enter();
  825. pin_irq_hdr(0);
  826. /* leave interrupt */
  827. rt_interrupt_leave();
  828. }
  829. void EXTI1_IRQHandler(void)
  830. {
  831. /* enter interrupt */
  832. rt_interrupt_enter();
  833. pin_irq_hdr(1);
  834. /* leave interrupt */
  835. rt_interrupt_leave();
  836. }
  837. void EXTI2_IRQHandler(void)
  838. {
  839. /* enter interrupt */
  840. rt_interrupt_enter();
  841. pin_irq_hdr(2);
  842. /* leave interrupt */
  843. rt_interrupt_leave();
  844. }
  845. void EXTI3_IRQHandler(void)
  846. {
  847. /* enter interrupt */
  848. rt_interrupt_enter();
  849. pin_irq_hdr(3);
  850. /* leave interrupt */
  851. rt_interrupt_leave();
  852. }
  853. void EXTI4_IRQHandler(void)
  854. {
  855. /* enter interrupt */
  856. rt_interrupt_enter();
  857. pin_irq_hdr(4);
  858. /* leave interrupt */
  859. rt_interrupt_leave();
  860. }
  861. void EXTI9_5_IRQHandler(void)
  862. {
  863. /* enter interrupt */
  864. rt_interrupt_enter();
  865. if (EXTI_GetITStatus(EXTI_LINE5) != RESET)
  866. {
  867. pin_irq_hdr(5);
  868. }
  869. if (EXTI_GetITStatus(EXTI_LINE6) != RESET)
  870. {
  871. pin_irq_hdr(6);
  872. }
  873. if (EXTI_GetITStatus(EXTI_LINE7) != RESET)
  874. {
  875. pin_irq_hdr(7);
  876. }
  877. if (EXTI_GetITStatus(EXTI_LINE8) != RESET)
  878. {
  879. pin_irq_hdr(8);
  880. }
  881. if (EXTI_GetITStatus(EXTI_LINE9) != RESET)
  882. {
  883. pin_irq_hdr(9);
  884. }
  885. /* leave interrupt */
  886. rt_interrupt_leave();
  887. }
  888. void EXTI15_10_IRQHandler(void)
  889. {
  890. /* enter interrupt */
  891. rt_interrupt_enter();
  892. if (EXTI_GetITStatus(EXTI_LINE10) != RESET)
  893. {
  894. pin_irq_hdr(10);
  895. }
  896. if (EXTI_GetITStatus(EXTI_LINE11) != RESET)
  897. {
  898. pin_irq_hdr(11);
  899. }
  900. if (EXTI_GetITStatus(EXTI_LINE12) != RESET)
  901. {
  902. pin_irq_hdr(12);
  903. }
  904. if (EXTI_GetITStatus(EXTI_LINE13) != RESET)
  905. {
  906. pin_irq_hdr(13);
  907. }
  908. if (EXTI_GetITStatus(EXTI_LINE14) != RESET)
  909. {
  910. pin_irq_hdr(14);
  911. }
  912. if (EXTI_GetITStatus(EXTI_LINE15) != RESET)
  913. {
  914. pin_irq_hdr(15);
  915. }
  916. /* leave interrupt */
  917. rt_interrupt_leave();
  918. }
  919. #endif