drv_gpio.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-30 yangjie The first version for LPC54114
  9. */
  10. #include <rthw.h>
  11. #include <rtthread.h>
  12. #include <rtdevice.h>
  13. #include "fsl_gpio.h"
  14. #include "LPC54114_cm4.h"
  15. #include "core_cm4.h"
  16. #include "fsl_inputmux.h"
  17. #include "fsl_pint.h"
  18. #include "fsl_iocon.h"
  19. #ifdef RT_USING_PIN
  20. #define get_port(x) (x / 32)
  21. #define get_pin(x) (x % 32)
  22. #define PIN_MAX_VAL 63
  23. #define IRQ_MAX_VAL 8
  24. struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  25. {
  26. {-1, 0, RT_NULL, RT_NULL},
  27. {-1, 0, RT_NULL, RT_NULL},
  28. {-1, 0, RT_NULL, RT_NULL},
  29. {-1, 0, RT_NULL, RT_NULL},
  30. {-1, 0, RT_NULL, RT_NULL},
  31. {-1, 0, RT_NULL, RT_NULL},
  32. {-1, 0, RT_NULL, RT_NULL},
  33. {-1, 0, RT_NULL, RT_NULL},
  34. };
  35. static rt_base_t lpc_pin_get(const char *name)
  36. {
  37. rt_base_t pin = 0;
  38. int hw_port_num, hw_pin_num = 0;
  39. int i, name_len = 1;
  40. int mul = 1;
  41. name_len = rt_strlen(name);
  42. if ((name_len < 4) || (name_len >= 6))
  43. {
  44. return -RT_EINVAL;
  45. }
  46. if ((name[0] != 'P') || (name[2] != '.'))
  47. {
  48. return -RT_EINVAL;
  49. }
  50. if ((name[1] >= '0') && (name[1] <= '9'))
  51. {
  52. hw_port_num = (int)(name[1] - '0');
  53. }
  54. else
  55. {
  56. return -RT_EINVAL;
  57. }
  58. for (i = name_len - 1; i > 2; i--)
  59. {
  60. hw_pin_num += ((int)(name[i] - '0') * mul);
  61. mul = mul * 10;
  62. }
  63. pin = 32 * hw_port_num + hw_pin_num;
  64. if ((pin > PIN_MAX_VAL) || (pin < 0))
  65. {
  66. return -RT_EINVAL;
  67. }
  68. return pin;
  69. }
  70. /* Configure pin mode. pin 0~63 means PIO0_0 ~ PIO1_31 */
  71. static void lpc_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  72. {
  73. int portx, piny, dir;
  74. uint32_t pin_cfg;
  75. if(pin > PIN_MAX_VAL)
  76. return;
  77. portx = get_port(pin);
  78. piny = get_pin(pin);
  79. switch(mode)
  80. {
  81. case PIN_MODE_OUTPUT:
  82. dir = kGPIO_DigitalOutput;
  83. pin_cfg = IOCON_FUNC0 | IOCON_DIGITAL_EN;
  84. break;
  85. case PIN_MODE_OUTPUT_OD:
  86. dir = kGPIO_DigitalOutput;
  87. pin_cfg = IOCON_FUNC0 | IOCON_OPENDRAIN_EN | IOCON_DIGITAL_EN;
  88. break;
  89. case PIN_MODE_INPUT:
  90. dir = kGPIO_DigitalInput;
  91. pin_cfg = IOCON_FUNC0 | IOCON_INPFILT_OFF | IOCON_DIGITAL_EN;
  92. break;
  93. case PIN_MODE_INPUT_PULLUP:
  94. dir = kGPIO_DigitalInput;
  95. pin_cfg = IOCON_FUNC0 | IOCON_INPFILT_OFF | IOCON_DIGITAL_EN | IOCON_MODE_PULLUP;
  96. break;
  97. case PIN_MODE_INPUT_PULLDOWN:
  98. dir = kGPIO_DigitalInput;
  99. pin_cfg = IOCON_FUNC0 | IOCON_INPFILT_OFF | IOCON_DIGITAL_EN | IOCON_MODE_PULLDOWN;
  100. break;
  101. default: break;
  102. }
  103. CLOCK_EnableClock(kCLOCK_Iocon);
  104. IOCON_PinMuxSet(IOCON, portx, piny, pin_cfg);
  105. GPIO_PortInit(GPIO, portx);
  106. gpio_pin_config_t pin_config = {(gpio_pin_direction_t)dir, 0};
  107. GPIO_PinInit(GPIO, portx, piny, &pin_config);
  108. CLOCK_DisableClock(kCLOCK_Iocon);
  109. }
  110. static void lpc_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  111. {
  112. int portx, piny;
  113. portx = get_port(pin);
  114. piny = get_pin(pin);
  115. if(pin > PIN_MAX_VAL)
  116. return;
  117. GPIO_PinWrite(GPIO, portx, piny, value);
  118. }
  119. static rt_ssize_t lpc_pin_read(rt_device_t dev, rt_base_t pin)
  120. {
  121. int portx, piny;
  122. rt_ssize_t value;
  123. if(pin > PIN_MAX_VAL)
  124. return -RT_ERROR;
  125. portx = get_port(pin);
  126. piny = get_pin(pin);
  127. value = (rt_ssize_t)(GPIO_PinRead(GPIO, portx, piny));
  128. return value;
  129. }
  130. static void pin_irq_hdr(pint_pin_int_t pintr, uint32_t pmatch_status)
  131. {
  132. int irqno = 0;
  133. for(irqno = 0; irqno < IRQ_MAX_VAL; irqno ++)
  134. {
  135. if((irqno) == pintr)
  136. {
  137. break;
  138. }
  139. }
  140. if(irqno >= IRQ_MAX_VAL)
  141. return;
  142. if (pin_irq_hdr_tab[irqno].hdr)
  143. {
  144. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  145. }
  146. }
  147. void callback(pint_pin_int_t pintr, uint32_t pmatch_status)
  148. {
  149. pin_irq_hdr(pintr, pmatch_status);
  150. }
  151. static rt_err_t lpc_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  152. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  153. {
  154. int portx, piny, trigger_mode, pin_initx, pintsel, pin_cfg, i;
  155. if(pin > PIN_MAX_VAL)
  156. return -RT_ERROR;
  157. portx = get_port(pin);
  158. piny = get_pin(pin);
  159. switch (mode)
  160. {
  161. case PIN_IRQ_MODE_RISING:
  162. trigger_mode = kPINT_PinIntEnableRiseEdge;
  163. break;
  164. case PIN_IRQ_MODE_FALLING:
  165. trigger_mode = kPINT_PinIntEnableFallEdge;
  166. break;
  167. case PIN_IRQ_MODE_RISING_FALLING:
  168. trigger_mode = kPINT_PinIntEnableBothEdges;
  169. break;
  170. case PIN_IRQ_MODE_HIGH_LEVEL:
  171. trigger_mode = kPINT_PinIntEnableHighLevel;
  172. break;
  173. case PIN_IRQ_MODE_LOW_LEVEL:
  174. trigger_mode = kPINT_PinIntEnableLowLevel;
  175. break;
  176. }
  177. /* Get inputmux_connection_t */
  178. pintsel = (pin + (0xC0U << 20));
  179. for(i = 0; i < IRQ_MAX_VAL; i++)
  180. {
  181. if(pin_irq_hdr_tab[i].pin == -1)
  182. {
  183. pin_initx = kPINT_PinInt0 + i;
  184. pin_irq_hdr_tab[i].pin = pin;
  185. pin_irq_hdr_tab[i].mode = trigger_mode;
  186. pin_irq_hdr_tab[i].hdr = hdr;
  187. pin_irq_hdr_tab[i].args = args;
  188. break;
  189. }
  190. }
  191. if(i >= IRQ_MAX_VAL)
  192. return -RT_ERROR;
  193. /* open clk */
  194. CLOCK_EnableClock(kCLOCK_InputMux);
  195. CLOCK_EnableClock(kCLOCK_Iocon);
  196. /* AttachSignal */
  197. INPUTMUX_AttachSignal(INPUTMUX, i, (inputmux_connection_t)pintsel);
  198. pin_cfg = ((IOCON->PIO[portx][piny] &
  199. (~(IOCON_PIO_FUNC_MASK | IOCON_PIO_DIGIMODE_MASK | IOCON_PIO_FILTEROFF_MASK))) /* Mask bits to zero which are setting */
  200. | IOCON_PIO_FUNC(0) /* Selects pin function.: PORT18 (pin 28) is configured as PIO1_8 */
  201. | IOCON_PIO_DIGIMODE(1) /* Select Analog/Digital mode.: Digital mode. */
  202. | IOCON_PIO_FILTEROFF(0)); /* Controls input glitch filter.: Filter enabled. Noise pulses below approximately 10 ns are filtered out. */
  203. IOCON_PinMuxSet(IOCON, portx, piny, pin_cfg);
  204. /* PINT_PinInterruptConfig */
  205. PINT_PinInterruptConfig(PINT, (pint_pin_int_t)pin_initx, (pint_pin_enable_t)(pin_irq_hdr_tab[i].mode), callback);
  206. CLOCK_DisableClock(kCLOCK_InputMux);
  207. CLOCK_DisableClock(kCLOCK_Iocon);
  208. return RT_EOK;
  209. }
  210. static rt_err_t lpc_pin_detach_irq(struct rt_device *device, rt_base_t pin)
  211. {
  212. int i;
  213. if(pin > PIN_MAX_VAL)
  214. return -RT_ERROR;
  215. for(i = 0; i < IRQ_MAX_VAL; i++)
  216. {
  217. if(pin_irq_hdr_tab[i].pin == pin)
  218. {
  219. pin_irq_hdr_tab[i].pin = -1;
  220. pin_irq_hdr_tab[i].hdr = RT_NULL;
  221. pin_irq_hdr_tab[i].mode = 0;
  222. pin_irq_hdr_tab[i].args = RT_NULL;
  223. break;
  224. }
  225. }
  226. return RT_EOK;
  227. }
  228. static rt_err_t lpc_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  229. rt_uint8_t enabled)
  230. {
  231. int irqn_type, i;
  232. if(pin > PIN_MAX_VAL)
  233. return -RT_ERROR;
  234. for(i = 0; i < IRQ_MAX_VAL; i++)
  235. {
  236. if(pin_irq_hdr_tab[i].pin == pin)
  237. {
  238. switch(i)
  239. {
  240. case 0: irqn_type = PIN_INT0_IRQn; break;
  241. case 1: irqn_type = PIN_INT1_IRQn; break;
  242. case 2: irqn_type = PIN_INT2_IRQn; break;
  243. case 3: irqn_type = PIN_INT3_IRQn; break;
  244. case 4: irqn_type = PIN_INT4_IRQn; break;
  245. case 5: irqn_type = PIN_INT5_IRQn; break;
  246. case 6: irqn_type = PIN_INT6_IRQn; break;
  247. case 7: irqn_type = PIN_INT7_IRQn; break;
  248. default:break;
  249. }
  250. if(enabled)
  251. {
  252. /* PINT_EnableCallback */
  253. PINT_PinInterruptClrStatusAll(PINT);
  254. NVIC_ClearPendingIRQ((IRQn_Type)irqn_type);
  255. PINT_PinInterruptClrStatus(PINT, (pint_pin_int_t)(kPINT_PinInt0 + i));
  256. EnableIRQ((IRQn_Type)irqn_type);
  257. }
  258. else
  259. {
  260. /* PINT_DisableCallback */
  261. DisableIRQ((IRQn_Type)irqn_type);
  262. PINT_PinInterruptClrStatus(PINT, (pint_pin_int_t)(kPINT_PinInt0 + i));
  263. NVIC_ClearPendingIRQ((IRQn_Type)irqn_type);
  264. }
  265. break;
  266. }
  267. }
  268. if(i >= IRQ_MAX_VAL)
  269. return -RT_ERROR;
  270. return RT_EOK;
  271. }
  272. const static struct rt_pin_ops _lpc_pin_ops =
  273. {
  274. lpc_pin_mode,
  275. lpc_pin_write,
  276. lpc_pin_read,
  277. lpc_pin_attach_irq,
  278. lpc_pin_detach_irq,
  279. lpc_pin_irq_enable,
  280. lpc_pin_get,
  281. };
  282. int rt_hw_pin_init(void)
  283. {
  284. int result;
  285. PINT_Init(PINT);
  286. result = rt_device_pin_register("pin", &_lpc_pin_ops, RT_NULL);
  287. return result;
  288. }
  289. INIT_BOARD_EXPORT(rt_hw_pin_init);
  290. #endif