drv_gpio.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-08-28 qiyu first version
  9. */
  10. #include <rthw.h>
  11. #include "drv_gpio.h"
  12. #include "F2837xD_device.h"
  13. #include "F28x_Project.h" // Device Headerfile and Examples Include File
  14. #ifdef RT_USING_PIN
  15. // the gpio pin number for each port is 32, while it is 16 for ARM
  16. #define PIN_NUM(port, no) (((((port) & 0xFu) << 5) | ((no) & 0x1F)))
  17. #define PIN_PORT(pin) ((rt_uint16_t)(((pin) >> 5) & 0xFu))
  18. #define PIN_NO(pin) ((rt_uint16_t)((pin) & 0x1Fu))
  19. #define PIN_c28x_PORT(pin) (volatile Uint32 *)&GpioDataRegs + (PIN_PORT(pin))*GPY_DATA_OFFSET
  20. #define PIN_c28x_PIN(pin) ((rt_uint32_t)(1u << PIN_NO(pin)))
  21. #define PIN_c28x_PORT_MAX 6 /* gpioA to GPIOF in total*/
  22. #define PIN_IRQ_MAX 5 /* XINT1 to XINT5 in total */
  23. static rt_err_t c28x_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  24. rt_uint8_t mode, void (*hdr)(void *args), void *args);
  25. static rt_err_t c28x_pin_dettach_irq(struct rt_device *device, rt_base_t pin);
  26. static rt_err_t c28x_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  27. rt_uint8_t enabled);
  28. static rt_base_t c28x_pin_get(const char *name)
  29. {
  30. int hw_pin_num = 0;
  31. int i, name_len;
  32. name_len = rt_strlen(name);
  33. if ((name_len < 3) || (name_len >= 7))
  34. {
  35. return -RT_EINVAL;
  36. }
  37. /*
  38. * PX.y
  39. */
  40. if ((name[0] != 'P') || (name[2] != '.'))
  41. {
  42. return -RT_EINVAL;
  43. }
  44. for (i = 3; i < name_len; i++)
  45. {
  46. hw_pin_num *= 10;
  47. hw_pin_num += name[i] - '0';
  48. }
  49. return hw_pin_num;
  50. }
  51. static void c28x_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  52. {
  53. volatile Uint32 *gpioDataReg;
  54. Uint32 pinMask;
  55. if (PIN_PORT(pin) < PIN_c28x_PORT_MAX)
  56. {
  57. gpioDataReg = PIN_c28x_PORT(pin);
  58. pinMask = 1UL << (PIN_NO(pin));
  59. if (value == 0)
  60. {
  61. gpioDataReg[GPYCLEAR] = pinMask;
  62. }
  63. else
  64. {
  65. gpioDataReg[GPYSET] = pinMask;
  66. }
  67. }
  68. }
  69. static rt_ssize_t c28x_pin_read(rt_device_t dev, rt_base_t pin)
  70. {
  71. volatile Uint32 *gpioDataReg;
  72. rt_ssize_t value = PIN_LOW;
  73. if (PIN_PORT(pin) < PIN_c28x_PORT_MAX)
  74. {
  75. gpioDataReg = PIN_c28x_PORT(pin);
  76. value = (gpioDataReg[GPYDAT] >> PIN_NO(pin)) & 0x1;
  77. }
  78. return value;
  79. }
  80. static void c28x_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  81. {
  82. volatile Uint32 *gpioBaseAddr;
  83. volatile Uint32 *dir, *pud, *odr;
  84. if (PIN_PORT(pin) >= PIN_c28x_PORT_MAX)
  85. {
  86. return;
  87. }
  88. rt_uint32_t pinMask;
  89. pinMask = 1UL << PIN_NO(pin);
  90. gpioBaseAddr = (Uint32 *)&GpioCtrlRegs + (PIN_PORT(pin))*GPY_CTRL_OFFSET;
  91. dir = gpioBaseAddr + GPYDIR;
  92. pud = gpioBaseAddr + GPYPUD;
  93. odr = gpioBaseAddr + GPYODR;
  94. EALLOW;
  95. if (mode == PIN_MODE_OUTPUT)
  96. {
  97. *dir |= pinMask;
  98. }
  99. else if (mode == PIN_MODE_INPUT)
  100. {
  101. *dir &= ~pinMask;
  102. }
  103. else if (mode == PIN_MODE_INPUT_PULLUP)
  104. {
  105. *dir &= ~pinMask;
  106. *pud &= ~pinMask;
  107. }
  108. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  109. {
  110. /* input setting: pull down. */
  111. *dir &= ~pinMask;
  112. *pud |= pinMask;
  113. }
  114. else if (mode == PIN_MODE_OUTPUT_OD)
  115. {
  116. /* output setting: od. */
  117. *dir |= pinMask;
  118. *odr |= pinMask;
  119. }
  120. EDIS;
  121. }
  122. const static struct rt_pin_ops _c28x_pin_ops =
  123. {
  124. c28x_pin_mode,
  125. c28x_pin_write,
  126. c28x_pin_read,
  127. c28x_pin_attach_irq,
  128. c28x_pin_dettach_irq,
  129. c28x_pin_irq_enable,
  130. c28x_pin_get,
  131. };
  132. int rt_hw_pin_init(void)
  133. {
  134. return rt_device_pin_register("pin", &_c28x_pin_ops, RT_NULL);
  135. }
  136. static struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  137. {
  138. {-1, 0, RT_NULL, RT_NULL},
  139. {-1, 0, RT_NULL, RT_NULL},
  140. {-1, 0, RT_NULL, RT_NULL},
  141. {-1, 0, RT_NULL, RT_NULL},
  142. {-1, 0, RT_NULL, RT_NULL},
  143. };
  144. static rt_int16_t pin_irq_xint_tab[] =
  145. {
  146. BSP_XINT1_PIN,
  147. BSP_XINT2_PIN,
  148. BSP_XINT3_PIN,
  149. BSP_XINT4_PIN,
  150. BSP_XINT5_PIN
  151. };
  152. rt_inline rt_int32_t get_irq_index(rt_uint32_t pin)
  153. {
  154. int i;
  155. for(i = 0 ; i < PIN_IRQ_MAX ; i++)
  156. {
  157. if(pin_irq_xint_tab[i] == pin)
  158. {
  159. return i;
  160. }
  161. }
  162. return -1;
  163. }
  164. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  165. static rt_err_t c28x_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  166. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  167. {
  168. rt_base_t level;
  169. rt_int32_t irqindex = -1;
  170. if (PIN_PORT(pin) >= PIN_c28x_PORT_MAX)
  171. {
  172. return -RT_ENOSYS;
  173. }
  174. irqindex = get_irq_index(pin);
  175. level = rt_hw_interrupt_disable();
  176. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  177. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  178. pin_irq_hdr_tab[irqindex].mode == mode &&
  179. pin_irq_hdr_tab[irqindex].args == args)
  180. {
  181. rt_hw_interrupt_enable(level);
  182. return RT_EOK;
  183. }
  184. if (pin_irq_hdr_tab[irqindex].pin != -1)
  185. {
  186. rt_hw_interrupt_enable(level);
  187. return -RT_EBUSY;
  188. }
  189. pin_irq_hdr_tab[irqindex].pin = pin;
  190. pin_irq_hdr_tab[irqindex].hdr = hdr;
  191. pin_irq_hdr_tab[irqindex].mode = mode;
  192. pin_irq_hdr_tab[irqindex].args = args;
  193. rt_hw_interrupt_enable(level);
  194. return RT_EOK;
  195. }
  196. static rt_err_t c28x_pin_dettach_irq(struct rt_device *device, rt_base_t pin)
  197. {
  198. rt_base_t level;
  199. rt_int32_t irqindex = -1;
  200. rt_uint16_t i;
  201. if (PIN_PORT(pin) >= PIN_c28x_PORT_MAX)
  202. {
  203. return -RT_ENOSYS;
  204. }
  205. for(i = 0 ; i < PIN_IRQ_MAX ; i++)
  206. {
  207. if(pin_irq_hdr_tab[i].pin == pin)
  208. {
  209. irqindex = i;
  210. break;
  211. }
  212. }
  213. if (irqindex == -1)
  214. {
  215. return -RT_ENOSYS;
  216. }
  217. level = rt_hw_interrupt_disable();
  218. pin_irq_hdr_tab[irqindex].pin = -1;
  219. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  220. pin_irq_hdr_tab[irqindex].mode = 0;
  221. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  222. rt_hw_interrupt_enable(level);
  223. return RT_EOK;
  224. }
  225. static rt_err_t c28x_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  226. rt_uint8_t enabled)
  227. {
  228. rt_base_t level;
  229. rt_int32_t irqindex = -1;
  230. rt_uint16_t channel;
  231. rt_uint16_t edge_mode,pin_mode;
  232. if (PIN_PORT(pin) >= PIN_c28x_PORT_MAX)
  233. {
  234. return -RT_ENOSYS;
  235. }
  236. irqindex = get_irq_index(pin);
  237. /* irqindex+1 = channel*/
  238. if (irqindex < 0 || irqindex >= PIN_IRQ_MAX)
  239. {
  240. return -RT_ENOSYS;
  241. }
  242. if (enabled == PIN_IRQ_ENABLE)
  243. {
  244. level = rt_hw_interrupt_disable();
  245. if (pin_irq_hdr_tab[irqindex].pin == -1)
  246. {
  247. rt_hw_interrupt_enable(level);
  248. return -RT_ENOSYS;
  249. }
  250. /*
  251. * 1. set the edge mode of interrupt triggering
  252. * 2. set the GPIO mode
  253. * 3. enable XINT channel and set the input source
  254. */
  255. channel = irqindex+1;
  256. switch (pin_irq_hdr_tab[irqindex].mode)
  257. {
  258. case PIN_IRQ_MODE_RISING:
  259. edge_mode = 1;
  260. pin_mode = PIN_MODE_INPUT_PULLDOWN;
  261. break;
  262. case PIN_IRQ_MODE_FALLING:
  263. edge_mode = 0;
  264. pin_mode = PIN_MODE_INPUT_PULLUP;
  265. break;
  266. case PIN_IRQ_MODE_RISING_FALLING:
  267. edge_mode = 3;
  268. pin_mode = PIN_MODE_INPUT;
  269. break;
  270. }
  271. if(channel == 1)
  272. {
  273. XintRegs.XINT1CR.bit.ENABLE = 1; // Enable XINT1
  274. EALLOW;
  275. InputXbarRegs.INPUT4SELECT = pin; //Set XINT1 source to GPIO-pin
  276. EDIS;
  277. XintRegs.XINT1CR.bit.POLARITY = edge_mode; // Falling edge interrupt
  278. }
  279. else if(channel == 2)
  280. {
  281. XintRegs.XINT2CR.bit.ENABLE = 1; // Enable XINT2
  282. EALLOW;
  283. InputXbarRegs.INPUT5SELECT = pin; //Set XINT1 source to GPIO-pin
  284. EDIS;
  285. XintRegs.XINT2CR.bit.POLARITY = edge_mode; // Falling edge interrupt
  286. }
  287. else if(channel == 3)
  288. {
  289. XintRegs.XINT3CR.bit.ENABLE = 1; // Enable XINT2
  290. EALLOW;
  291. InputXbarRegs.INPUT6SELECT = pin; //Set XINT1 source to GPIO-pin
  292. EDIS;
  293. XintRegs.XINT3CR.bit.POLARITY = edge_mode; // Falling edge interrupt
  294. }
  295. else if(channel == 4)
  296. {
  297. XintRegs.XINT4CR.bit.ENABLE = 1; // Enable XINT2
  298. EALLOW;
  299. InputXbarRegs.INPUT13SELECT = pin; //Set XINT1 source to GPIO-pin
  300. EDIS;
  301. XintRegs.XINT4CR.bit.POLARITY = edge_mode; // Falling edge interrupt
  302. }
  303. else if(channel == 5)
  304. {
  305. XintRegs.XINT5CR.bit.ENABLE = 1; // Enable XINT2
  306. EALLOW;
  307. InputXbarRegs.INPUT14SELECT = pin; //Set XINT1 source to GPIO-pin
  308. EDIS;
  309. XintRegs.XINT5CR.bit.POLARITY = edge_mode; // Falling edge interrupt
  310. }
  311. c28x_pin_mode(device, pin, pin_mode);
  312. rt_hw_interrupt_enable(level);
  313. }
  314. else if (enabled == PIN_IRQ_DISABLE)
  315. {
  316. level = rt_hw_interrupt_disable();
  317. channel = irqindex+1;
  318. /*
  319. * TODO modify this simpler
  320. */
  321. if(channel == 1)
  322. {
  323. XintRegs.XINT1CR.bit.ENABLE = 0; // Disable XINT1
  324. }
  325. else if(channel == 2)
  326. {
  327. XintRegs.XINT2CR.bit.ENABLE = 0; // Disable XINT2
  328. }
  329. else if(channel == 3)
  330. {
  331. XintRegs.XINT3CR.bit.ENABLE = 0; // Disable XINT2
  332. }
  333. else if(channel == 4)
  334. {
  335. XintRegs.XINT4CR.bit.ENABLE = 0; // Disable XINT2
  336. }
  337. else if(channel == 5)
  338. {
  339. XintRegs.XINT5CR.bit.ENABLE = 0; // Disable XINT2
  340. }
  341. rt_hw_interrupt_enable(level);
  342. }
  343. else
  344. {
  345. return -RT_ENOSYS;
  346. }
  347. return RT_EOK;
  348. }
  349. void GPIO_XINT_Callback(rt_int16_t XINT_number);
  350. interrupt void XINT1_Handler(void)
  351. {
  352. rt_interrupt_enter();
  353. PieCtrlRegs.PIEACK.all = PIEACK_GROUP1;
  354. GPIO_XINT_Callback(1);
  355. rt_interrupt_leave();
  356. }
  357. interrupt void XINT2_Handler(void)
  358. {
  359. rt_interrupt_enter();
  360. GPIO_XINT_Callback(2);
  361. PieCtrlRegs.PIEACK.all = PIEACK_GROUP1;
  362. rt_interrupt_leave();
  363. }
  364. interrupt void XINT3_Handler(void)
  365. {
  366. rt_interrupt_enter();
  367. GPIO_XINT_Callback(3);
  368. PieCtrlRegs.PIEACK.all = PIEACK_GROUP1;
  369. rt_interrupt_leave();
  370. }
  371. interrupt void XINT4_Handler(void)
  372. {
  373. rt_interrupt_enter();
  374. GPIO_XINT_Callback(4);
  375. PieCtrlRegs.PIEACK.all = PIEACK_GROUP1;
  376. rt_interrupt_leave();
  377. }
  378. interrupt void XINT5_Handler(void)
  379. {
  380. rt_interrupt_enter();
  381. GPIO_XINT_Callback(5);
  382. PieCtrlRegs.PIEACK.all = PIEACK_GROUP1;
  383. rt_interrupt_leave();
  384. }
  385. void GPIO_XINT_Callback(rt_int16_t XINT_number)
  386. {
  387. rt_int32_t irqindex = XINT_number - 1;
  388. if(pin_irq_hdr_tab[irqindex].hdr)
  389. {
  390. pin_irq_hdr_tab[irqindex].hdr(pin_irq_hdr_tab[irqindex].args);
  391. }
  392. }
  393. #endif /* RT_USING_PIN */