guo 23794d2cf9 [bsp][ifx] add bt support (#8028) 1 year ago
..
COMPONENT_CM0P f53fc15f03 [bsp/ifx] add cyw43012 wifi module 1 year ago
COMPONENT_CM4 f53fc15f03 [bsp/ifx] add cyw43012 wifi module 1 year ago
bluetooth 23794d2cf9 [bsp][ifx] add bt support (#8028) 1 year ago
config 23794d2cf9 [bsp][ifx] add bt support (#8028) 1 year ago
deps f53fc15f03 [bsp/ifx] add cyw43012 wifi module 1 year ago
.cyignore aeed2eebdc [Infineon]Update Infineon [mtb-hal-cat1] to V2.3.0 and [mtb-pdl-cat1] to v3.2.0 2 years ago
EULA aeed2eebdc [Infineon]Update Infineon [mtb-hal-cat1] to V2.3.0 and [mtb-pdl-cat1] to v3.2.0 2 years ago
LICENSE a6502eea74 [IFX]Add psoc6-rtt-062S2 BSP (#6866) 2 years ago
README.md f53fc15f03 [bsp/ifx] add cyw43012 wifi module 1 year ago
RELEASE.md f53fc15f03 [bsp/ifx] add cyw43012 wifi module 1 year ago
cybsp.c aeed2eebdc [Infineon]Update Infineon [mtb-hal-cat1] to V2.3.0 and [mtb-pdl-cat1] to v3.2.0 2 years ago
cybsp.h aeed2eebdc [Infineon]Update Infineon [mtb-hal-cat1] to V2.3.0 and [mtb-pdl-cat1] to v3.2.0 2 years ago
cybsp_doc.h f53fc15f03 [bsp/ifx] add cyw43012 wifi module 1 year ago
cybsp_hw_config.h f53fc15f03 [bsp/ifx] add cyw43012 wifi module 1 year ago
cybsp_types.h aeed2eebdc [Infineon]Update Infineon [mtb-hal-cat1] to V2.3.0 and [mtb-pdl-cat1] to v3.2.0 2 years ago
cyreservedresources.p12 f53fc15f03 [bsp/ifx] add cyw43012 wifi module 1 year ago
cyreservedresources.p2 f53fc15f03 [bsp/ifx] add cyw43012 wifi module 1 year ago
cyreservedresources.p9 f53fc15f03 [bsp/ifx] add cyw43012 wifi module 1 year ago
props.json f53fc15f03 [bsp/ifx] add cyw43012 wifi module 1 year ago
system_psoc6.h f53fc15f03 [bsp/ifx] add cyw43012 wifi module 1 year ago

README.md

CY8CKIT-062S2-43012 BSP

Overview

The CY8CKIT-062S2-43012 PSoC™ 6S2 Wi-Fi BT Pioneer Kit is a low-cost hardware platform that enables design and debug of PSoC™ 6 MCUs. It comes with a Murata 1LV Module (CYW43012 Wi-Fi + Bluetooth Combo Chip), industry-leading CAPSENSE™ for touch buttons and slider, on-board debugger/programmer with KitProg3, microSD card interface, 512-Mb Quad-SPI NOR flash, PDM-PCM microphone interface.

To use code from the BSP, simply include a reference to cybsp.h.

Features

Kit Features:

  • Support of up to 2MB Flash and 1MB SRAM
  • Dedicated SDHC to interface with WICED wireless devices.
  • Delivers dual-cores, with a 150-MHz Arm® Cortex®-M4 as the primary application processor and a 100-MHz Arm® Cortex®-M0+ as the secondary processor for low-power operations.
  • Supports Full-Speed USB, capacitive-sensing with CAPSENSE, a PDM-PCM digital microphone interface, a Quad- SPI interface, 13 serial communication blocks, 7 programmable analog blocks, and 56 programmable digital blocks.

Kit Contents:

  • PSoC™ 6S2 Wi-Fi BT Pioneer Board
  • USB Type-A to Micro-B cable
  • Quick Start Guide
  • Four jumper wires (4 inches each)
  • Two jumper wires (5 inches each)

BSP Configuration

The BSP has a few hooks that allow its behavior to be configured. Some of these items are enabled by default while others must be explicitly enabled. Items enabled by default are specified in the CY8CKIT-062S2-43012.mk file. The items that are enabled can be changed by creating a custom BSP or by editing the application makefile.

Components:

  • Device specific category reference (e.g.: CAT1) - This component, enabled by default, pulls in any device specific code for this board.

Defines:

  • CYBSP_WIFI_CAPABLE - This define, disabled by default, causes the BSP to initialize the interface to an onboard wireless chip if it has one.
  • CY_USING_HAL - This define, enabled by default, specifies that the HAL is intended to be used by the application. This will cause the BSP to include the applicable header file and to initialize the system level drivers.
  • CYBSP_CUSTOM_SYSCLK_PM_CALLBACK - This define, disabled by default, causes the BSP to skip registering its default SysClk Power Management callback, if any, and instead to invoke the application-defined function cybsp_register_custom_sysclk_pm_callback to register an application-specific callback.

Clock Configuration

Clock Source Output Frequency
FLL IMO 100.0 MHz
PLL IMO 48.0 MHz
CLK_HF0 CLK_PATH0 100 MHz

Power Configuration

  • System Active Power Mode: LP
  • System Idle Power Mode: Deep Sleep
  • VDDA Voltage: 3300 mV
  • VDDD Voltage: 3300 mV

See the BSP Setttings for additional board specific configuration settings.

API Reference Manual

The CY8CKIT-062S2-43012 Board Support Package provides a set of APIs to configure, initialize and use the board resources.

See the BSP API Reference Manual for the complete list of the provided interfaces.

More information


© Cypress Semiconductor Corporation (an Infineon company) or an affiliate of Cypress Semiconductor Corporation, 2019-2022.