dma_config.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-11-09 shelton first version
  9. */
  10. #ifndef __DMA_CONFIG_H__
  11. #define __DMA_CONFIG_H__
  12. #include <rtthread.h>
  13. #ifdef __cplusplus
  14. extern "C" {
  15. #endif
  16. /* DMA1 channel1 */
  17. #if defined(BSP_SPI1_RX_USING_DMA) && !defined(SPI1_RX_DMA_CHANNEL)
  18. #define SPI1_RX_DMA_IRQHandler DMA1_Channel1_IRQHandler
  19. #define SPI1_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  20. #define SPI1_RX_DMA_CHANNEL DMA1_CHANNEL1
  21. #define SPI1_RX_DMA_IRQ DMA1_Channel1_IRQn
  22. #define SPI1_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL1
  23. #define SPI1_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_SPI1_RX
  24. #elif defined(BSP_UART1_RX_USING_DMA) && !defined(UART1_RX_DMA_CHANNEL)
  25. #define UART1_RX_DMA_IRQHandler DMA1_Channel1_IRQHandler
  26. #define UART1_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  27. #define UART1_RX_DMA_CHANNEL DMA1_CHANNEL1
  28. #define UART1_RX_DMA_IRQ DMA1_Channel1_IRQn
  29. #define UART1_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL1
  30. #define UART1_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART1_RX
  31. #endif
  32. /* DMA1 channel2 */
  33. #if defined(BSP_SPI1_TX_USING_DMA) && !defined(SPI1_TX_DMA_CHANNEL)
  34. #define SPI1_TX_DMA_IRQHandler DMA1_Channel2_IRQHandler
  35. #define SPI1_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  36. #define SPI1_TX_DMA_CHANNEL DMA1_CHANNEL2
  37. #define SPI1_TX_DMA_IRQ DMA1_Channel2_IRQn
  38. #define SPI1_TX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL2
  39. #define SPI1_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_SPI1_TX
  40. #elif defined(BSP_UART1_TX_USING_DMA) && !defined(UART1_TX_DMA_CHANNEL)
  41. #define UART1_TX_DMA_IRQHandler DMA1_Channel2_IRQHandler
  42. #define UART1_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  43. #define UART1_TX_DMA_CHANNEL DMA1_CHANNEL2
  44. #define UART1_TX_DMA_IRQ DMA1_Channel2_IRQn
  45. #define UART1_TX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL2
  46. #define UART1_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART1_TX
  47. #endif
  48. /* DMA1 channel3 */
  49. #if defined(BSP_SPI2_RX_USING_DMA) && !defined(SPI2_RX_DMA_CHANNEL)
  50. #define SPI2_RX_DMA_IRQHandler DMA1_Channel3_IRQHandler
  51. #define SPI2_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  52. #define SPI2_RX_DMA_CHANNEL DMA1_CHANNEL3
  53. #define SPI2_RX_DMA_IRQ DMA1_Channel3_IRQn
  54. #define SPI2_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL3
  55. #define SPI2_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_SPI2_RX
  56. #elif defined(BSP_UART2_RX_USING_DMA) && !defined(UART2_RX_DMA_CHANNEL)
  57. #define UART2_RX_DMA_IRQHandler DMA1_Channel3_IRQHandler
  58. #define UART2_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  59. #define UART2_RX_DMA_CHANNEL DMA1_CHANNEL3
  60. #define UART2_RX_DMA_IRQ DMA1_Channel3_IRQn
  61. #define UART2_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL3
  62. #define UART2_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART2_RX
  63. #endif
  64. /* DMA1 channel4 */
  65. #if defined(BSP_SPI2_TX_USING_DMA) && !defined(SPI2_TX_DMA_CHANNEL)
  66. #define SPI2_TX_DMA_IRQHandler DMA1_Channel4_IRQHandler
  67. #define SPI2_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  68. #define SPI2_TX_DMA_CHANNEL DMA1_CHANNEL4
  69. #define SPI2_TX_DMA_IRQ DMA1_Channel4_IRQn
  70. #define SPI2_TX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL4
  71. #define SPI2_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_SPI2_TX
  72. #elif defined(BSP_UART2_TX_USING_DMA) && !defined(UART2_TX_DMA_CHANNEL)
  73. #define UART2_TX_DMA_IRQHandler DMA1_Channel4_IRQHandler
  74. #define UART2_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  75. #define UART2_TX_DMA_CHANNEL DMA1_CHANNEL4
  76. #define UART2_TX_DMA_IRQ DMA1_Channel4_IRQn
  77. #define UART2_TX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL4
  78. #define UART2_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART2_TX
  79. #endif
  80. /* DMA1 channel5 */
  81. #if defined(BSP_SPI3_RX_USING_DMA) && !defined(SPI3_RX_DMA_CHANNEL)
  82. #define SPI3_RX_DMA_IRQHandler DMA1_Channel5_IRQHandler
  83. #define SPI3_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  84. #define SPI3_RX_DMA_CHANNEL DMA1_CHANNEL5
  85. #define SPI3_RX_DMA_IRQ DMA1_Channel5_IRQn
  86. #define SPI3_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL5
  87. #define SPI3_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_SPI3_RX
  88. #elif defined(BSP_UART3_RX_USING_DMA) && !defined(UART3_RX_DMA_CHANNEL)
  89. #define UART3_RX_DMA_IRQHandler DMA1_Channel5_IRQHandler
  90. #define UART3_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  91. #define UART3_RX_DMA_CHANNEL DMA1_CHANNEL5
  92. #define UART3_RX_DMA_IRQ DMA1_Channel5_IRQn
  93. #define UART3_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL5
  94. #define UART3_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART3_RX
  95. #endif
  96. /* DMA1 channel6 */
  97. #if defined(BSP_SPI3_TX_USING_DMA) && !defined(SPI3_TX_DMA_CHANNEL)
  98. #define SPI3_TX_DMA_IRQHandler DMA1_Channel6_IRQHandler
  99. #define SPI3_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  100. #define SPI3_TX_DMA_CHANNEL DMA1_CHANNEL6
  101. #define SPI3_TX_DMA_IRQ DMA1_Channel6_IRQn
  102. #define SPI3_TX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL6
  103. #define SPI3_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_SPI3_TX
  104. #elif defined(BSP_UART3_TX_USING_DMA) && !defined(UART3_TX_DMA_CHANNEL)
  105. #define UART3_TX_DMA_IRQHandler DMA1_Channel6_IRQHandler
  106. #define UART3_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  107. #define UART3_TX_DMA_CHANNEL DMA1_CHANNEL6
  108. #define UART3_TX_DMA_IRQ DMA1_Channel6_IRQn
  109. #define UART3_TX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL6
  110. #define UART3_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART3_TX
  111. #endif
  112. /* DMA1 channel7 */
  113. #if defined(BSP_UART4_RX_USING_DMA) && !defined(UART4_RX_DMA_CHANNEL)
  114. #define UART4_RX_DMA_IRQHandler DMA1_Channel7_IRQHandler
  115. #define UART4_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  116. #define UART4_RX_DMA_CHANNEL DMA1_CHANNEL7
  117. #define UART4_RX_DMA_IRQ DMA1_Channel7_IRQn
  118. #define UART4_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL7
  119. #define UART4_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART4_RX
  120. #endif
  121. /* DMA2 channel1 */
  122. #if defined(BSP_UART4_TX_USING_DMA) && !defined(UART4_TX_DMA_CHANNEL)
  123. #define UART4_TX_DMA_IRQHandler DMA2_Channel1_IRQHandler
  124. #define UART4_TX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  125. #define UART4_TX_DMA_CHANNEL DMA2_CHANNEL1
  126. #define UART4_TX_DMA_IRQ DMA2_Channel1_IRQn
  127. #define UART4_TX_DMA_MUX_CHANNEL DMA2MUX_CHANNEL1
  128. #define UART4_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART4_TX
  129. #endif
  130. /* DMA2 channel2 */
  131. #if defined(BSP_UART5_RX_USING_DMA) && !defined(UART5_RX_DMA_CHANNEL)
  132. #define UART5_RX_DMA_IRQHandler DMA2_Channel2_IRQHandler
  133. #define UART5_RX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  134. #define UART5_RX_DMA_CHANNEL DMA2_CHANNEL2
  135. #define UART5_RX_DMA_IRQ DMA2_Channel2_IRQn
  136. #define UART5_RX_DMA_MUX_CHANNEL DMA2MUX_CHANNEL2
  137. #define UART5_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART5_RX
  138. #endif
  139. /* DMA2 channel3 */
  140. #if defined(BSP_UART5_TX_USING_DMA) && !defined(UART5_TX_DMA_CHANNEL)
  141. #define UART5_TX_DMA_IRQHandler DMA2_Channel3_IRQHandler
  142. #define UART5_TX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  143. #define UART5_TX_DMA_CHANNEL DMA2_CHANNEL3
  144. #define UART5_TX_DMA_IRQ DMA2_Channel3_IRQn
  145. #define UART5_TX_DMA_MUX_CHANNEL DMA2MUX_CHANNEL3
  146. #define UART5_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART5_TX
  147. #endif
  148. /* DMA2 channel4 */
  149. #if defined(BSP_UART6_RX_USING_DMA) && !defined(UART6_RX_DMA_CHANNEL)
  150. #define UART6_RX_DMA_IRQHandler DMA2_Channel4_IRQHandler
  151. #define UART6_RX_DMA_CLOCK CRM_DMA4_PERIPH_CLOCK
  152. #define UART6_RX_DMA_CHANNEL DMA2_CHANNEL4
  153. #define UART6_RX_DMA_IRQ DMA2_Channel4_IRQn
  154. #define UART6_RX_DMA_MUX_CHANNEL DMA2MUX_CHANNEL4
  155. #define UART6_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART6_RX
  156. #endif
  157. /* DMA2 channel5 */
  158. #if defined(BSP_UART6_TX_USING_DMA) && !defined(UART6_TX_DMA_CHANNEL)
  159. #define UART6_TX_DMA_IRQHandler DMA2_Channel5_IRQHandler
  160. #define UART6_TX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  161. #define UART6_TX_DMA_CHANNEL DMA2_CHANNEL5
  162. #define UART6_TX_DMA_IRQ DMA2_Channel5_IRQn
  163. #define UART6_TX_DMA_MUX_CHANNEL DMA2MUX_CHANNEL5
  164. #define UART6_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART6_TX
  165. #endif
  166. /* DMA2 channel6 */
  167. #if defined(BSP_UART7_RX_USING_DMA) && !defined(UART7_RX_DMA_CHANNEL)
  168. #define UART7_RX_DMA_IRQHandler DMA2_Channel6_IRQHandler
  169. #define UART7_RX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  170. #define UART7_RX_DMA_CHANNEL DMA2_CHANNEL6
  171. #define UART7_RX_DMA_IRQ DMA2_Channel6_IRQn
  172. #define UART7_RX_DMA_MUX_CHANNEL DMA2MUX_CHANNEL6
  173. #define UART7_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART7_RX
  174. #endif
  175. /* DMA2 channel7 */
  176. #if defined(BSP_UART7_TX_USING_DMA) && !defined(UART7_TX_DMA_CHANNEL)
  177. #define UART7_TX_DMA_IRQHandler DMA2_Channel7_IRQHandler
  178. #define UART7_TX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  179. #define UART7_TX_DMA_CHANNEL DMA2_CHANNEL7
  180. #define UART7_TX_DMA_IRQ DMA2_Channel7_IRQn
  181. #define UART7_TX_DMA_MUX_CHANNEL DMA2MUX_CHANNEL7
  182. #define UART7_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART7_TX
  183. #endif
  184. #ifdef __cplusplus
  185. }
  186. #endif
  187. #endif /* __DMA_CONFIG_H__ */