drv_gpio.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-08-20 BruceOu the first version
  9. */
  10. #include <rtdevice.h>
  11. #include <rthw.h>
  12. #include <rtconfig.h>
  13. #ifdef RT_USING_PIN
  14. #include "drv_gpio.h"
  15. static const struct pin_index pins[] =
  16. {
  17. #ifdef GPIOA
  18. GD32_PIN(0, A, 0),
  19. GD32_PIN(1, A, 1),
  20. GD32_PIN(2, A, 2),
  21. GD32_PIN(3, A, 3),
  22. GD32_PIN(4, A, 4),
  23. GD32_PIN(5, A, 5),
  24. GD32_PIN(6, A, 6),
  25. GD32_PIN(7, A, 7),
  26. GD32_PIN(8, A, 8),
  27. GD32_PIN(9, A, 9),
  28. GD32_PIN(10, A, 10),
  29. GD32_PIN(11, A, 11),
  30. GD32_PIN(12, A, 12),
  31. GD32_PIN(13, A, 13),
  32. GD32_PIN(14, A, 14),
  33. GD32_PIN(15, A, 15),
  34. #endif
  35. #ifdef GPIOB
  36. GD32_PIN(16, B, 0),
  37. GD32_PIN(17, B, 1),
  38. GD32_PIN(18, B, 2),
  39. GD32_PIN(19, B, 3),
  40. GD32_PIN(20, B, 4),
  41. GD32_PIN(21, B, 5),
  42. GD32_PIN(22, B, 6),
  43. GD32_PIN(23, B, 7),
  44. GD32_PIN(24, B, 8),
  45. GD32_PIN(25, B, 9),
  46. GD32_PIN(26, B, 10),
  47. GD32_PIN(27, B, 11),
  48. GD32_PIN(28, B, 12),
  49. GD32_PIN(39, B, 13),
  50. GD32_PIN(30, B, 14),
  51. GD32_PIN(31, B, 15),
  52. #endif
  53. #ifdef GPIOC
  54. GD32_PIN(32, C, 0),
  55. GD32_PIN(33, C, 1),
  56. GD32_PIN(34, C, 2),
  57. GD32_PIN(35, C, 3),
  58. GD32_PIN(36, C, 4),
  59. GD32_PIN(37, C, 5),
  60. GD32_PIN(38, C, 6),
  61. GD32_PIN(39, C, 7),
  62. GD32_PIN(40, C, 8),
  63. GD32_PIN(41, C, 9),
  64. GD32_PIN(42, C, 10),
  65. GD32_PIN(43, C, 11),
  66. GD32_PIN(44, C, 12),
  67. GD32_PIN(45, C, 13),
  68. GD32_PIN(46, C, 14),
  69. GD32_PIN(47, C, 15),
  70. #endif
  71. #ifdef GPIOD
  72. GD32_PIN(48, D, 0),
  73. GD32_PIN(49, D, 1),
  74. GD32_PIN(50, D, 2),
  75. GD32_PIN(51, D, 3),
  76. GD32_PIN(52, D, 4),
  77. GD32_PIN(53, D, 5),
  78. GD32_PIN(54, D, 6),
  79. GD32_PIN(55, D, 7),
  80. GD32_PIN(56, D, 8),
  81. GD32_PIN(57, D, 9),
  82. GD32_PIN(58, D, 10),
  83. GD32_PIN(59, D, 11),
  84. GD32_PIN(60, D, 12),
  85. GD32_PIN(61, D, 13),
  86. GD32_PIN(62, D, 14),
  87. GD32_PIN(63, D, 15),
  88. #endif
  89. #ifdef GPIOE
  90. GD32_PIN(64, E, 0),
  91. GD32_PIN(65, E, 1),
  92. GD32_PIN(66, E, 2),
  93. GD32_PIN(67, E, 3),
  94. GD32_PIN(68, E, 4),
  95. GD32_PIN(69, E, 5),
  96. GD32_PIN(70, E, 6),
  97. GD32_PIN(71, E, 7),
  98. GD32_PIN(72, E, 8),
  99. GD32_PIN(73, E, 9),
  100. GD32_PIN(74, E, 10),
  101. GD32_PIN(75, E, 11),
  102. GD32_PIN(76, E, 12),
  103. GD32_PIN(77, E, 13),
  104. GD32_PIN(78, E, 14),
  105. GD32_PIN(79, E, 15),
  106. #endif
  107. };
  108. static const struct pin_irq_map pin_irq_map[] =
  109. {
  110. {GPIO_PIN_0, EXTI0_IRQn},
  111. {GPIO_PIN_1, EXTI1_IRQn},
  112. {GPIO_PIN_2, EXTI2_IRQn},
  113. {GPIO_PIN_3, EXTI3_IRQn},
  114. {GPIO_PIN_4, EXTI4_IRQn},
  115. {GPIO_PIN_5, EXTI5_9_IRQn},
  116. {GPIO_PIN_6, EXTI5_9_IRQn},
  117. {GPIO_PIN_7, EXTI5_9_IRQn},
  118. {GPIO_PIN_8, EXTI5_9_IRQn},
  119. {GPIO_PIN_9, EXTI5_9_IRQn},
  120. {GPIO_PIN_10, EXTI10_15_IRQn},
  121. {GPIO_PIN_11, EXTI10_15_IRQn},
  122. {GPIO_PIN_12, EXTI10_15_IRQn},
  123. {GPIO_PIN_13, EXTI10_15_IRQn},
  124. {GPIO_PIN_14, EXTI10_15_IRQn},
  125. {GPIO_PIN_15, EXTI10_15_IRQn},
  126. };
  127. struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  128. {
  129. {-1, 0, RT_NULL, RT_NULL},
  130. {-1, 0, RT_NULL, RT_NULL},
  131. {-1, 0, RT_NULL, RT_NULL},
  132. {-1, 0, RT_NULL, RT_NULL},
  133. {-1, 0, RT_NULL, RT_NULL},
  134. {-1, 0, RT_NULL, RT_NULL},
  135. {-1, 0, RT_NULL, RT_NULL},
  136. {-1, 0, RT_NULL, RT_NULL},
  137. {-1, 0, RT_NULL, RT_NULL},
  138. {-1, 0, RT_NULL, RT_NULL},
  139. {-1, 0, RT_NULL, RT_NULL},
  140. {-1, 0, RT_NULL, RT_NULL},
  141. {-1, 0, RT_NULL, RT_NULL},
  142. {-1, 0, RT_NULL, RT_NULL},
  143. {-1, 0, RT_NULL, RT_NULL},
  144. {-1, 0, RT_NULL, RT_NULL},
  145. };
  146. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  147. /**
  148. * @brief get pin
  149. * @param pin
  150. * @retval None
  151. */
  152. const struct pin_index *get_pin(rt_uint8_t pin)
  153. {
  154. const struct pin_index *index;
  155. if (pin < ITEM_NUM(pins))
  156. {
  157. index = &pins[pin];
  158. if (index->index == -1)
  159. index = RT_NULL;
  160. }
  161. else
  162. {
  163. index = RT_NULL;
  164. }
  165. return index;
  166. }
  167. /**
  168. * @brief set pin mode
  169. * @param dev, pin, mode
  170. * @retval None
  171. */
  172. static void gd32_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  173. {
  174. const struct pin_index *index = RT_NULL;
  175. rt_uint32_t pin_mode = 0;
  176. index = get_pin(pin);
  177. if (index == RT_NULL)
  178. {
  179. return;
  180. }
  181. /* GPIO Periph clock enable */
  182. rcu_periph_clock_enable(index->clk);
  183. pin_mode = GPIO_MODE_OUT_PP;
  184. switch(mode)
  185. {
  186. case PIN_MODE_OUTPUT:
  187. /* output setting */
  188. pin_mode = GPIO_MODE_OUT_PP;
  189. break;
  190. case PIN_MODE_OUTPUT_OD:
  191. /* output setting: od. */
  192. pin_mode = GPIO_MODE_OUT_OD;
  193. break;
  194. case PIN_MODE_INPUT:
  195. /* input setting: not pull. */
  196. pin_mode = GPIO_MODE_IN_FLOATING;
  197. break;
  198. case PIN_MODE_INPUT_PULLUP:
  199. /* input setting: pull up. */
  200. pin_mode = GPIO_MODE_IPU;
  201. break;
  202. case PIN_MODE_INPUT_PULLDOWN:
  203. /* input setting: pull down. */
  204. pin_mode = GPIO_MODE_IPD;
  205. break;
  206. default:
  207. break;
  208. }
  209. gpio_init(index->gpio_periph, pin_mode, GPIO_OSPEED_50MHZ, index->pin);
  210. }
  211. /**
  212. * @brief pin write
  213. * @param dev, pin, valuie
  214. * @retval None
  215. */
  216. static void gd32_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  217. {
  218. const struct pin_index *index = RT_NULL;
  219. index = get_pin(pin);
  220. if (index == RT_NULL)
  221. {
  222. return;
  223. }
  224. gpio_bit_write(index->gpio_periph, index->pin, (bit_status)value);
  225. }
  226. /**
  227. * @brief pin read
  228. * @param dev, pin
  229. * @retval None
  230. */
  231. static rt_int8_t gd32_pin_read(rt_device_t dev, rt_base_t pin)
  232. {
  233. rt_int8_t value = PIN_LOW;
  234. const struct pin_index *index = RT_NULL;
  235. index = get_pin(pin);
  236. if (index == RT_NULL)
  237. {
  238. return value;
  239. }
  240. value = gpio_input_bit_get(index->gpio_periph, index->pin);
  241. return value;
  242. }
  243. /**
  244. * @brief bit2bitno
  245. * @param bit
  246. * @retval None
  247. */
  248. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  249. {
  250. rt_uint8_t i;
  251. for (i = 0; i < 32; i++)
  252. {
  253. if ((0x01 << i) == bit)
  254. {
  255. return i;
  256. }
  257. }
  258. return -1;
  259. }
  260. /**
  261. * @brief pin write
  262. * @param pinbit
  263. * @retval None
  264. */
  265. rt_inline const struct pin_irq_map *get_pin_irq_map(rt_uint32_t pinbit)
  266. {
  267. rt_int32_t map_index = bit2bitno(pinbit);
  268. if (map_index < 0 || map_index >= ITEM_NUM(pin_irq_map))
  269. {
  270. return RT_NULL;
  271. }
  272. return &pin_irq_map[map_index];
  273. }
  274. /**
  275. * @brief pin irq attach
  276. * @param device, pin, mode
  277. * @retval None
  278. */
  279. static rt_err_t gd32_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  280. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  281. {
  282. const struct pin_index *index = RT_NULL;
  283. rt_base_t level;
  284. rt_int32_t hdr_index = -1;
  285. index = get_pin(pin);
  286. if (index == RT_NULL)
  287. {
  288. return -RT_EINVAL;
  289. }
  290. hdr_index = bit2bitno(index->pin);
  291. if (hdr_index < 0 || hdr_index >= ITEM_NUM(pin_irq_map))
  292. {
  293. return -RT_EINVAL;
  294. }
  295. level = rt_hw_interrupt_disable();
  296. if (pin_irq_hdr_tab[hdr_index].pin == pin &&
  297. pin_irq_hdr_tab[hdr_index].hdr == hdr &&
  298. pin_irq_hdr_tab[hdr_index].mode == mode &&
  299. pin_irq_hdr_tab[hdr_index].args == args)
  300. {
  301. rt_hw_interrupt_enable(level);
  302. return RT_EOK;
  303. }
  304. if (pin_irq_hdr_tab[hdr_index].pin != -1)
  305. {
  306. rt_hw_interrupt_enable(level);
  307. return -RT_EFULL;
  308. }
  309. pin_irq_hdr_tab[hdr_index].pin = pin;
  310. pin_irq_hdr_tab[hdr_index].hdr = hdr;
  311. pin_irq_hdr_tab[hdr_index].mode = mode;
  312. pin_irq_hdr_tab[hdr_index].args = args;
  313. rt_hw_interrupt_enable(level);
  314. return RT_EOK;
  315. }
  316. /**
  317. * @brief pin irq detach
  318. * @param device, pin
  319. * @retval None
  320. */
  321. static rt_err_t gd32_pin_detach_irq(struct rt_device *device, rt_base_t pin)
  322. {
  323. const struct pin_index *index = RT_NULL;
  324. rt_base_t level;
  325. rt_int32_t hdr_index = -1;
  326. index = get_pin(pin);
  327. if (index == RT_NULL)
  328. {
  329. return -RT_EINVAL;
  330. }
  331. hdr_index = bit2bitno(index->pin);
  332. if (hdr_index < 0 || hdr_index >= ITEM_NUM(pin_irq_map))
  333. {
  334. return -RT_EINVAL;
  335. }
  336. level = rt_hw_interrupt_disable();
  337. if (pin_irq_hdr_tab[hdr_index].pin == -1)
  338. {
  339. rt_hw_interrupt_enable(level);
  340. return RT_EOK;
  341. }
  342. pin_irq_hdr_tab[hdr_index].pin = -1;
  343. pin_irq_hdr_tab[hdr_index].hdr = RT_NULL;
  344. pin_irq_hdr_tab[hdr_index].mode = 0;
  345. pin_irq_hdr_tab[hdr_index].args = RT_NULL;
  346. rt_hw_interrupt_enable(level);
  347. return RT_EOK;
  348. }
  349. /**
  350. * @brief pin irq enable
  351. * @param device, pin, enabled
  352. * @retval None
  353. */
  354. static rt_err_t gd32_pin_irq_enable(struct rt_device *device, rt_base_t pin, rt_uint8_t enabled)
  355. {
  356. const struct pin_index *index;
  357. const struct pin_irq_map *irqmap;
  358. rt_base_t level;
  359. rt_int32_t hdr_index = -1;
  360. exti_trig_type_enum trigger_mode;
  361. index = get_pin(pin);
  362. if (index == RT_NULL)
  363. {
  364. return -RT_EINVAL;
  365. }
  366. if (enabled == PIN_IRQ_ENABLE)
  367. {
  368. hdr_index = bit2bitno(index->pin);
  369. if (hdr_index < 0 || hdr_index >= ITEM_NUM(pin_irq_map))
  370. {
  371. return -RT_EINVAL;
  372. }
  373. level = rt_hw_interrupt_disable();
  374. if (pin_irq_hdr_tab[hdr_index].pin == -1)
  375. {
  376. rt_hw_interrupt_enable(level);
  377. return -RT_EINVAL;
  378. }
  379. irqmap = &pin_irq_map[hdr_index];
  380. switch (pin_irq_hdr_tab[hdr_index].mode)
  381. {
  382. case PIN_IRQ_MODE_RISING:
  383. trigger_mode = EXTI_TRIG_RISING;
  384. break;
  385. case PIN_IRQ_MODE_FALLING:
  386. trigger_mode = EXTI_TRIG_FALLING;
  387. break;
  388. case PIN_IRQ_MODE_RISING_FALLING:
  389. trigger_mode = EXTI_TRIG_BOTH;
  390. break;
  391. default:
  392. rt_hw_interrupt_enable(level);
  393. return -RT_EINVAL;
  394. }
  395. rcu_periph_clock_enable(RCU_AF);
  396. /* enable and set interrupt priority */
  397. eclic_irq_enable(irqmap->irqno, 5U, 0U);
  398. /* connect EXTI line to GPIO pin */
  399. gpio_exti_source_select(index->port_src, index->pin_src);
  400. /* configure EXTI line */
  401. exti_init((exti_line_enum)(index->pin), EXTI_INTERRUPT, trigger_mode);
  402. exti_interrupt_flag_clear((exti_line_enum)(index->pin));
  403. rt_hw_interrupt_enable(level);
  404. }
  405. else if (enabled == PIN_IRQ_DISABLE)
  406. {
  407. irqmap = get_pin_irq_map(index->pin);
  408. if (irqmap == RT_NULL)
  409. {
  410. return -RT_EINVAL;
  411. }
  412. eclic_irq_disable(irqmap->irqno);
  413. }
  414. else
  415. {
  416. return -RT_EINVAL;
  417. }
  418. return RT_EOK;
  419. }
  420. const static struct rt_pin_ops gd32_pin_ops =
  421. {
  422. .pin_mode = gd32_pin_mode,
  423. .pin_write = gd32_pin_write,
  424. .pin_read = gd32_pin_read,
  425. .pin_attach_irq = gd32_pin_attach_irq,
  426. .pin_detach_irq= gd32_pin_detach_irq,
  427. .pin_irq_enable = gd32_pin_irq_enable,
  428. RT_NULL,
  429. };
  430. /**
  431. * @brief pin write
  432. * @param irqno
  433. * @retval None
  434. */
  435. rt_inline void pin_irq_hdr(int irqno)
  436. {
  437. if (pin_irq_hdr_tab[irqno].hdr)
  438. {
  439. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  440. }
  441. }
  442. /**
  443. * @brief gd32 exit interrupt
  444. * @param exti_line
  445. * @retval None
  446. */
  447. void GD32_GPIO_EXTI_IRQHandler(rt_int8_t exti_line)
  448. {
  449. if(RESET != exti_interrupt_flag_get((exti_line_enum)(1 << exti_line)))
  450. {
  451. pin_irq_hdr(exti_line);
  452. exti_interrupt_flag_clear((exti_line_enum)(1 << exti_line));
  453. }
  454. }
  455. void EXTI0_IRQHandler(void)
  456. {
  457. rt_interrupt_enter();
  458. GD32_GPIO_EXTI_IRQHandler(0);
  459. rt_interrupt_leave();
  460. }
  461. void EXTI1_IRQHandler(void)
  462. {
  463. rt_interrupt_enter();
  464. GD32_GPIO_EXTI_IRQHandler(1);
  465. rt_interrupt_leave();
  466. }
  467. void EXTI2_IRQHandler(void)
  468. {
  469. rt_interrupt_enter();
  470. GD32_GPIO_EXTI_IRQHandler(2);
  471. rt_interrupt_leave();
  472. }
  473. void EXTI3_IRQHandler(void)
  474. {
  475. rt_interrupt_enter();
  476. GD32_GPIO_EXTI_IRQHandler(3);
  477. rt_interrupt_leave();
  478. }
  479. void EXTI4_IRQHandler(void)
  480. {
  481. rt_interrupt_enter();
  482. GD32_GPIO_EXTI_IRQHandler(4);
  483. rt_interrupt_leave();
  484. }
  485. void EXTI5_9_IRQHandler(void)
  486. {
  487. rt_interrupt_enter();
  488. GD32_GPIO_EXTI_IRQHandler(5);
  489. GD32_GPIO_EXTI_IRQHandler(6);
  490. GD32_GPIO_EXTI_IRQHandler(7);
  491. GD32_GPIO_EXTI_IRQHandler(8);
  492. GD32_GPIO_EXTI_IRQHandler(9);
  493. rt_interrupt_leave();
  494. }
  495. void EXTI10_15_IRQHandler(void)
  496. {
  497. rt_interrupt_enter();
  498. GD32_GPIO_EXTI_IRQHandler(10);
  499. GD32_GPIO_EXTI_IRQHandler(11);
  500. GD32_GPIO_EXTI_IRQHandler(12);
  501. GD32_GPIO_EXTI_IRQHandler(13);
  502. GD32_GPIO_EXTI_IRQHandler(14);
  503. GD32_GPIO_EXTI_IRQHandler(15);
  504. rt_interrupt_leave();
  505. }
  506. int rt_hw_pin_init(void)
  507. {
  508. int result;
  509. result = rt_device_pin_register("pin", &gd32_pin_ops, RT_NULL);
  510. return result;
  511. }
  512. INIT_BOARD_EXPORT(rt_hw_pin_init);
  513. #endif