board.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404
  1. /*
  2. * Copyright (c) 2022-2023 HPMicro
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. *
  6. */
  7. #ifndef _HPM_BOARD_H
  8. #define _HPM_BOARD_H
  9. #include <stdio.h>
  10. #include "hpm_common.h"
  11. #include "hpm_clock_drv.h"
  12. #include "hpm_soc.h"
  13. #include "hpm_soc_feature.h"
  14. #include "pinmux.h"
  15. #define BOARD_NAME "hpm6300evk"
  16. #define BOARD_UF2_SIGNATURE (0x0A4D5048UL)
  17. /* dma section */
  18. #define BOARD_APP_XDMA HPM_XDMA
  19. #define BOARD_APP_HDMA HPM_HDMA
  20. #define BOARD_APP_XDMA_IRQ IRQn_XDMA
  21. #define BOARD_APP_HDMA_IRQ IRQn_HDMA
  22. #define BOARD_APP_DMAMUX HPM_DMAMUX
  23. /* uart section */
  24. #ifndef BOARD_RUNNING_CORE
  25. #define BOARD_RUNNING_CORE HPM_CORE0
  26. #endif
  27. #ifndef BOARD_APP_UART_BASE
  28. #define BOARD_APP_UART_BASE HPM_UART0
  29. #define BOARD_APP_UART_IRQ IRQn_UART0
  30. #else
  31. #ifndef BOARD_APP_UART_IRQ
  32. #warning no IRQ specified for applicaiton uart
  33. #endif
  34. #endif
  35. #define BOARD_APP_UART_BAUDRATE (115200UL)
  36. #define BOARD_APP_UART_CLK_NAME clock_uart0
  37. #ifndef BOARD_CONSOLE_TYPE
  38. #define BOARD_CONSOLE_TYPE CONSOLE_TYPE_UART
  39. #endif
  40. #if BOARD_CONSOLE_TYPE == CONSOLE_TYPE_UART
  41. #ifndef BOARD_CONSOLE_BASE
  42. #if BOARD_RUNNING_CORE == HPM_CORE0
  43. #define BOARD_CONSOLE_BASE HPM_UART0
  44. #define BOARD_CONSOLE_CLK_NAME clock_uart0
  45. #else
  46. #define BOARD_CONSOLE_BASE HPM_UART13
  47. #define BOARD_CONSOLE_CLK_NAME clock_uart13
  48. #endif
  49. #endif
  50. #define BOARD_CONSOLE_BAUDRATE (115200UL)
  51. #endif
  52. #define BOARD_FREEMASTER_UART_BASE HPM_UART0
  53. #define BOARD_FREEMASTER_UART_IRQ IRQn_UART0
  54. #define BOARD_FREEMASTER_UART_CLK_NAME clock_uart0
  55. /* uart rx idle demo section */
  56. #define BOARD_UART_IDLE HPM_UART2
  57. #define BOARD_UART_IDLE_DMA_SRC HPM_DMA_SRC_UART2_RX
  58. #define BOARD_UART_IDLE_TRGM HPM_TRGM1
  59. #define BOARD_UART_IDLE_TRGM_PIN IOC_PAD_PA24
  60. #define BOARD_UART_IDLE_TRGM_INPUT_SRC HPM_TRGM1_INPUT_SRC_TRGM1_P4
  61. #define BOARD_UART_IDLE_TRGM_OUTPUT_GPTMR_IN HPM_TRGM1_OUTPUT_SRC_GPTMR2_IN2
  62. #define BOARD_UART_IDLE_TRGM_OUTPUT_GPTMR_SYNCI HPM_TRGM1_OUTPUT_SRC_GPTMR2_SYNCI
  63. #define BOARD_UART_IDLE_GPTMR HPM_GPTMR2
  64. #define BOARD_UART_IDLE_GPTMR_CLK_NAME clock_gptmr2
  65. #define BOARD_UART_IDLE_GPTMR_IRQ IRQn_GPTMR2
  66. #define BOARD_UART_IDLE_GPTMR_CMP_CH 0
  67. #define BOARD_UART_IDLE_GPTMR_CAP_CH 2
  68. /* sdram section */
  69. #define BOARD_SDRAM_ADDRESS (0x40000000UL)
  70. #define BOARD_SDRAM_SIZE (32*SIZE_1MB)
  71. #define BOARD_SDRAM_CS FEMC_SDRAM_CS0
  72. #define BOARD_SDRAM_PORT_SIZE FEMC_SDRAM_PORT_SIZE_16_BITS
  73. #define BOARD_SDRAM_REFRESH_COUNT (8192UL)
  74. #define BOARD_SDRAM_REFRESH_IN_MS (64UL)
  75. #define BOARD_SDRAM_DATA_WIDTH_IN_BYTE (4UL)
  76. /* nor flash section */
  77. #define BOARD_FLASH_BASE_ADDRESS (0x80000000UL)
  78. #define BOARD_FLASH_SIZE (16 * SIZE_1MB)
  79. /* i2c section */
  80. #define BOARD_APP_I2C_BASE HPM_I2C0
  81. #define BOARD_APP_I2C_CLK_NAME clock_i2c0
  82. #define BOARD_APP_I2C_DMA HPM_HDMA
  83. #define BOARD_APP_I2C_DMAMUX HPM_DMAMUX
  84. #define BOARD_APP_I2C_DMA_SRC HPM_DMA_SRC_I2C0
  85. #define BOARD_APP_I2C_DMAMUX_CH DMAMUX_MUXCFG_HDMA_MUX0
  86. /* ACMP desction */
  87. #define BOARD_ACMP HPM_ACMP
  88. #define BOARD_ACMP_CHANNEL ACMP_CHANNEL_CHN1
  89. #define BOARD_ACMP_IRQ IRQn_ACMP_1
  90. #define BOARD_ACMP_PLUS_INPUT ACMP_INPUT_DAC_OUT /* use internal DAC */
  91. #define BOARD_ACMP_MINUS_INPUT ACMP_INPUT_ANALOG_5 /* align with used pin */
  92. /* dma section */
  93. #define BOARD_APP_XDMA HPM_XDMA
  94. #define BOARD_APP_HDMA HPM_HDMA
  95. #define BOARD_APP_XDMA_IRQ IRQn_XDMA
  96. #define BOARD_APP_HDMA_IRQ IRQn_HDMA
  97. #define BOARD_APP_DMAMUX HPM_DMAMUX
  98. /* gptmr section */
  99. #define BOARD_GPTMR HPM_GPTMR2
  100. #define BOARD_GPTMR_IRQ IRQn_GPTMR2
  101. #define BOARD_GPTMR_CHANNEL 0
  102. #define BOARD_GPTMR_PWM HPM_GPTMR2
  103. #define BOARD_GPTMR_PWM_CHANNEL 0
  104. /* gpio section */
  105. #define BOARD_APP_GPIO_INDEX GPIO_DI_GPIOZ
  106. #define BOARD_APP_GPIO_PIN 2
  107. /* pinmux section */
  108. #define USING_GPIO0_FOR_GPIOZ
  109. #ifndef USING_GPIO0_FOR_GPIOZ
  110. #define BOARD_APP_GPIO_CTRL HPM_BGPIO
  111. #define BOARD_APP_GPIO_IRQ IRQn_BGPIO
  112. #else
  113. #define BOARD_APP_GPIO_CTRL HPM_GPIO0
  114. #define BOARD_APP_GPIO_IRQ IRQn_GPIO0_Z
  115. #endif
  116. /* gpiom section */
  117. #define BOARD_APP_GPIOM_BASE HPM_GPIOM
  118. #define BOARD_APP_GPIOM_USING_CTRL HPM_FGPIO
  119. #define BOARD_APP_GPIOM_USING_CTRL_NAME gpiom_core0_fast
  120. /* spi section */
  121. #define BOARD_APP_SPI_BASE HPM_SPI3
  122. #define BOARD_APP_SPI_CLK_SRC_FREQ (24000000UL)
  123. #define BOARD_APP_SPI_SCLK_FREQ (1562500UL)
  124. #define BOARD_APP_SPI_ADDR_LEN_IN_BYTES (1U)
  125. #define BOARD_APP_SPI_DATA_LEN_IN_BITS (8U)
  126. #define BOARD_APP_SPI_RX_DMA HPM_DMA_SRC_SPI3_RX
  127. #define BOARD_APP_SPI_RX_DMAMUX_CH DMAMUX_MUXCFG_HDMA_MUX0
  128. #define BOARD_APP_SPI_TX_DMA HPM_DMA_SRC_SPI3_TX
  129. #define BOARD_APP_SPI_TX_DMAMUX_CH DMAMUX_MUXCFG_HDMA_MUX1
  130. /* Flash section */
  131. #define BOARD_APP_XPI_NOR_XPI_BASE (HPM_XPI0)
  132. #define BOARD_APP_XPI_NOR_CFG_OPT_HDR (0xfcf90001U)
  133. #define BOARD_APP_XPI_NOR_CFG_OPT_OPT0 (0x00000007U)
  134. #define BOARD_APP_XPI_NOR_CFG_OPT_OPT1 (0x00001000U)
  135. /* i2s section */
  136. #define BOARD_APP_I2S_BASE HPM_I2S0
  137. #define BOARD_APP_I2S_DATA_LINE (2U)
  138. #define BOARD_APP_I2S_CLK_NAME clock_i2s0
  139. /* enet section */
  140. #define BOARD_ENET_RMII HPM_ENET0
  141. #define BOARD_ENET_RMII_RST_GPIO
  142. #define BOARD_ENET_RMII_RST_GPIO_INDEX
  143. #define BOARD_ENET_RMII_RST_GPIO_PIN
  144. #define BOARD_ENET_RMII HPM_ENET0
  145. #define BOARD_ENET_RMII_INT_REF_CLK (1U)
  146. #define BOARD_ENET_RMII_PTP_CLOCK (clock_ptp0)
  147. #define BOARD_ENET0_INF (0U) /* 0: RMII, 1: RGMII */
  148. #define BOARD_ENET0_INT_REF_CLK (0U)
  149. #define BOARD_ENET0_PHY_RST_TIME (30)
  150. #if BOARD_ENET0_INF
  151. #define BOARD_ENET0_TX_DLY (0U)
  152. #define BOARD_ENET0_RX_DLY (0U)
  153. #endif
  154. #if __USE_ENET_PTP
  155. #define BOARD_ENET0_PTP_CLOCK (clock_ptp0)
  156. #endif
  157. /* ADC section */
  158. #define BOARD_APP_ADC16_NAME "ADC0"
  159. #define BOARD_APP_ADC16_BASE HPM_ADC0
  160. #define BOARD_APP_ADC16_IRQn IRQn_ADC0
  161. #define BOARD_APP_ADC16_CH (13U)
  162. #define BOARD_APP_ADC_SEQ_DMA_SIZE_IN_4BYTES (1024U)
  163. #define BOARD_APP_ADC_PMT_DMA_SIZE_IN_4BYTES (192U)
  164. #define BOARD_APP_ADC_PREEMPT_TRIG_LEN (1U)
  165. #define BOARD_APP_ADC_SINGLE_CONV_CNT (6)
  166. #define BOARD_APP_ADC_TRIG_PWMT0 HPM_PWM0
  167. #define BOARD_APP_ADC_TRIG_PWMT1 HPM_PWM1
  168. #define BOARD_APP_ADC_TRIG_TRGM0 HPM_TRGM0
  169. #define BOARD_APP_ADC_TRIG_TRGM1 HPM_TRGM1
  170. #define BOARD_APP_ADC_TRIG_PWM_SYNC HPM_SYNT
  171. /* DAC section */
  172. #define BOARD_DAC_BASE HPM_DAC
  173. #define BOARD_DAC_IRQn IRQn_DAC
  174. #define BOARD_DAC_CLOCK_NAME clock_dac0
  175. /* CAN section */
  176. #define BOARD_APP_CAN_BASE HPM_CAN1
  177. #define BOARD_APP_CAN_IRQn IRQn_CAN1
  178. /*
  179. * timer for board delay
  180. */
  181. #define BOARD_DELAY_TIMER (HPM_GPTMR3)
  182. #define BOARD_DELAY_TIMER_CH 0
  183. #define BOARD_DELAY_TIMER_CLK_NAME (clock_gptmr3)
  184. #define BOARD_CALLBACK_TIMER (HPM_GPTMR3)
  185. #define BOARD_CALLBACK_TIMER_CH 1
  186. #define BOARD_CALLBACK_TIMER_IRQ IRQn_GPTMR3
  187. #define BOARD_CALLBACK_TIMER_CLK_NAME (clock_gptmr3)
  188. /* SDXC section */
  189. #define BOARD_APP_SDCARD_SDXC_BASE (HPM_SDXC0)
  190. #define BOARD_APP_SDCARD_CDN_GPIO_CTRL (HPM_GPIO0)
  191. #define BOARD_APP_SDCARD_CDN_GPIO_PIN (15UL)
  192. #define BOARD_APP_SDCARD_SUPPORT_1V8 (0)
  193. /* USB section */
  194. #define BOARD_USB0_ID_PORT (HPM_GPIO0)
  195. #define BOARD_USB0_ID_GPIO_INDEX (GPIO_DO_GPIOC)
  196. #define BOARD_USB0_ID_GPIO_PIN (23)
  197. /*BLDC pwm*/
  198. /*PWM define*/
  199. #define BOARD_BLDCPWM HPM_PWM0
  200. #define BOARD_BLDC_UH_PWM_OUTPIN (0U)
  201. #define BOARD_BLDC_UL_PWM_OUTPIN (1U)
  202. #define BOARD_BLDC_VH_PWM_OUTPIN (2U)
  203. #define BOARD_BLDC_VL_PWM_OUTPIN (3U)
  204. #define BOARD_BLDC_WH_PWM_OUTPIN (4U)
  205. #define BOARD_BLDC_WL_PWM_OUTPIN (5U)
  206. #define BOARD_BLDCPWM_TRGM HPM_TRGM0
  207. #define BOARD_BLDCAPP_PWM_IRQ IRQn_PWM0
  208. #define BOARD_BLDCPWM_CMP_INDEX_0 (0U)
  209. #define BOARD_BLDCPWM_CMP_INDEX_1 (1U)
  210. #define BOARD_BLDCPWM_CMP_INDEX_2 (2U)
  211. #define BOARD_BLDCPWM_CMP_INDEX_3 (3U)
  212. #define BOARD_BLDCPWM_CMP_INDEX_4 (4U)
  213. #define BOARD_BLDCPWM_CMP_INDEX_5 (5U)
  214. /*HALL define*/
  215. #define BOARD_BLDC_HALL_BASE HPM_HALL0
  216. #define BOARD_BLDC_HALL_TRGM HPM_TRGM0
  217. #define BOARD_BLDC_HALL_IRQ IRQn_HALL0
  218. #define BOARD_BLDC_HALL_TRGM_HALL_U_SRC HPM_TRGM0_INPUT_SRC_TRGM0_IN8
  219. #define BOARD_BLDC_HALL_TRGM_HALL_V_SRC HPM_TRGM0_INPUT_SRC_TRGM0_IN7
  220. #define BOARD_BLDC_HALL_TRGM_HALL_W_SRC HPM_TRGM0_INPUT_SRC_TRGM0_IN6
  221. #define BOARD_BLDC_HALL_MOTOR_PHASE_COUNT_PER_REV (1000U)
  222. /*QEI*/
  223. #define BOARD_BLDC_QEI_BASE HPM_QEI0
  224. #define BOARD_BLDC_QEI_IRQ IRQn_QEI0
  225. #define BOARD_BLDC_QEI_TRGM HPM_TRGM0
  226. #define BOARD_BLDC_QEI_TRGM_QEI_A_SRC HPM_TRGM0_INPUT_SRC_TRGM0_IN9
  227. #define BOARD_BLDC_QEI_TRGM_QEI_B_SRC HPM_TRGM0_INPUT_SRC_TRGM0_IN10
  228. #define BOARD_BLDC_QEI_MOTOR_PHASE_COUNT_PER_REV (16U)
  229. #define BOARD_BLDC_QEI_CLOCK_SOURCE clock_mot0
  230. #define BOARD_BLDC_QEI_FOC_PHASE_COUNT_PER_REV (4000U)
  231. /*Timer define*/
  232. #define BOARD_BLDC_TMR_1MS HPM_GPTMR2
  233. #define BOARD_BLDC_TMR_CH 0
  234. #define BOARD_BLDC_TMR_CMP 0
  235. #define BOARD_BLDC_TMR_IRQ IRQn_GPTMR2
  236. #define BOARD_BLDC_TMR_RELOAD (100000U)
  237. /*adc*/
  238. #define BOARD_BLDC_ADC_MODULE ADCX_MODULE_ADC16
  239. #define BOARD_BLDC_ADC_U_BASE HPM_ADC1
  240. #define BOARD_BLDC_ADC_V_BASE HPM_ADC0
  241. #define BOARD_BLDC_ADC_W_BASE HPM_ADC2
  242. #define BOARD_BLDC_ADC_TRIG_FLAG adc16_event_trig_complete
  243. #define BOARD_BLDC_ADC_CH_U (14U)
  244. #define BOARD_BLDC_ADC_CH_V (12U)
  245. #define BOARD_BLDC_ADC_CH_W (5U)
  246. #define BOARD_BLDC_ADC_IRQn IRQn_ADC1
  247. #define BOARD_BLDC_ADC_SEQ_DMA_SIZE_IN_4BYTES (40U)
  248. #define BOARD_BLDC_ADC_TRG ADC16_CONFIG_TRG0A
  249. #define BOARD_BLDC_ADC_PREEMPT_TRIG_LEN (1U)
  250. #define BOARD_BLDC_PWM_TRIG_CMP_INDEX (8U)
  251. #define BOARD_BLDC_TRIGMUX_IN_NUM HPM_TRGM0_INPUT_SRC_PWM0_CH8REF
  252. #define BOARD_BLDC_TRG_NUM TRGM_TRGOCFG_ADCX_PTRGI0A
  253. /* APP PWM */
  254. #define BOARD_APP_PWM HPM_PWM0
  255. #define BOARD_APP_PWM_CLOCK_NAME clock_mot0
  256. #define BOARD_APP_PWM_OUT1 0
  257. #define BOARD_APP_PWM_OUT2 1
  258. #define BOARD_APP_TRGM HPM_TRGM0
  259. #define BOARD_CPU_FREQ (480000000UL)
  260. /* LED */
  261. #define BOARD_LED_GPIO_CTRL HPM_GPIO0
  262. #define BOARD_LED_GPIO_INDEX GPIO_DI_GPIOA
  263. #define BOARD_LED_GPIO_PIN 7
  264. #define BOARD_LED_OFF_LEVEL 1
  265. #define BOARD_LED_ON_LEVEL 0
  266. #ifndef BOARD_SHOW_CLOCK
  267. #define BOARD_SHOW_CLOCK 1
  268. #endif
  269. #ifndef BOARD_SHOW_BANNER
  270. #define BOARD_SHOW_BANNER 1
  271. #endif
  272. #if defined(__cplusplus)
  273. extern "C" {
  274. #endif /* __cplusplus */
  275. typedef void (*board_timer_cb)(void);
  276. void board_init(void);
  277. void board_init_console(void);
  278. void board_init_uart(UART_Type *ptr);
  279. void board_init_i2c(I2C_Type *ptr);
  280. void board_init_can(CAN_Type *ptr);
  281. uint32_t board_init_femc_clock(void);
  282. void board_init_sdram_pins(void);
  283. void board_init_gpio_pins(void);
  284. void board_init_spi_pins(SPI_Type *ptr);
  285. void board_init_led_pins(void);
  286. void board_led_write(uint8_t state);
  287. void board_led_toggle(void);
  288. /* Initialize SoC overall clocks */
  289. void board_init_clock(void);
  290. uint32_t board_init_spi_clock(SPI_Type *ptr);
  291. uint32_t board_init_adc16_clock(ADC16_Type *ptr);
  292. uint32_t board_init_dac_clock(DAC_Type *ptr, bool clk_src_ahb);
  293. void board_init_adc16_pins(void);
  294. void board_init_dac_pins(DAC_Type *ptr);
  295. uint32_t board_init_can_clock(CAN_Type *ptr);
  296. uint32_t board_init_gptmr_clock(GPTMR_Type *ptr);
  297. uint32_t board_init_i2s_clock(I2S_Type *ptr);
  298. uint32_t board_init_pdm_clock(void);
  299. uint32_t board_init_dao_clock(void);
  300. void board_init_sd_pins(SDXC_Type *ptr);
  301. uint32_t board_sd_configure_clock(SDXC_Type *ptr, uint32_t freq);
  302. void board_sd_switch_pins_to_1v8(SDXC_Type *ptr);
  303. bool board_sd_detect_card(SDXC_Type *ptr);
  304. void board_sd_power_switch(SDXC_Type *ptr, bool on_off);
  305. void board_init_usb_pins(void);
  306. void board_usb_vbus_ctrl(uint8_t usb_index, uint8_t level);
  307. uint8_t board_get_usb_id_status(void);
  308. uint8_t board_enet_get_dma_pbl(ENET_Type *ptr);
  309. hpm_stat_t board_reset_enet_phy(ENET_Type *ptr);
  310. hpm_stat_t board_init_enet_pins(ENET_Type *ptr);
  311. hpm_stat_t board_init_enet_rmii_reference_clock(ENET_Type *ptr, bool internal);
  312. hpm_stat_t board_init_enet_ptp_clock(ENET_Type *ptr);
  313. hpm_stat_t board_enet_enable_irq(ENET_Type *ptr);
  314. hpm_stat_t board_enet_disable_irq(ENET_Type *ptr);
  315. /*
  316. * @brief Initialize PMP and PMA for but not limited to the following purposes:
  317. * -- non-cacheable memory initialization
  318. */
  319. void board_init_pmp(void);
  320. void board_delay_us(uint32_t us);
  321. void board_delay_ms(uint32_t ms);
  322. void board_timer_create(uint32_t ms, board_timer_cb cb);
  323. void board_ungate_mchtmr_at_lp_mode(void);
  324. /* Initialize the UART clock */
  325. uint32_t board_init_uart_clock(UART_Type *ptr);
  326. #if defined(__cplusplus)
  327. }
  328. #endif /* __cplusplus */
  329. #endif /* _HPM_BOARD_H */