nu_qspi.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. /**************************************************************************//**
  2. * @file nu_qspi.h
  3. * @version V3.00
  4. * @brief M460 series QSPI driver header file
  5. *
  6. * @copyright SPDX-License-Identifier: Apache-2.0
  7. * @copyright Copyright (C) 2021 Nuvoton Technology Corp. All rights reserved.
  8. *****************************************************************************/
  9. #ifndef __NU_QSPI_H__
  10. #define __NU_QSPI_H__
  11. #ifdef __cplusplus
  12. extern "C"
  13. {
  14. #endif
  15. /** @addtogroup Standard_Driver Standard Driver
  16. @{
  17. */
  18. /** @addtogroup QSPI_Driver QSPI Driver
  19. @{
  20. */
  21. /** @addtogroup QSPI_EXPORTED_CONSTANTS QSPI Exported Constants
  22. @{
  23. */
  24. #define QSPI_MODE_0 (QSPI_CTL_TXNEG_Msk) /*!< CLKPOL=0; RXNEG=0; TXNEG=1 \hideinitializer */
  25. #define QSPI_MODE_1 (QSPI_CTL_RXNEG_Msk) /*!< CLKPOL=0; RXNEG=1; TXNEG=0 \hideinitializer */
  26. #define QSPI_MODE_2 (QSPI_CTL_CLKPOL_Msk | QSPI_CTL_RXNEG_Msk) /*!< CLKPOL=1; RXNEG=1; TXNEG=0 \hideinitializer */
  27. #define QSPI_MODE_3 (QSPI_CTL_CLKPOL_Msk | QSPI_CTL_TXNEG_Msk) /*!< CLKPOL=1; RXNEG=0; TXNEG=1 \hideinitializer */
  28. #define QSPI_SLAVE (QSPI_CTL_SLAVE_Msk) /*!< Set as slave \hideinitializer */
  29. #define QSPI_MASTER (0x0U) /*!< Set as master \hideinitializer */
  30. #define QSPI_SS (QSPI_SSCTL_SS_Msk) /*!< Set SS \hideinitializer */
  31. #define QSPI_SS_ACTIVE_HIGH (QSPI_SSCTL_SSACTPOL_Msk) /*!< SS active high \hideinitializer */
  32. #define QSPI_SS_ACTIVE_LOW (0x0U) /*!< SS active low \hideinitializer */
  33. /* QSPI Interrupt Mask */
  34. #define QSPI_UNIT_INT_MASK (0x001U) /*!< Unit transfer interrupt mask \hideinitializer */
  35. #define QSPI_SSACT_INT_MASK (0x002U) /*!< Slave selection signal active interrupt mask \hideinitializer */
  36. #define QSPI_SSINACT_INT_MASK (0x004U) /*!< Slave selection signal inactive interrupt mask \hideinitializer */
  37. #define QSPI_SLVUR_INT_MASK (0x008U) /*!< Slave under run interrupt mask \hideinitializer */
  38. #define QSPI_SLVBE_INT_MASK (0x010U) /*!< Slave bit count error interrupt mask \hideinitializer */
  39. #define QSPI_SLVTO_INT_MASK (0x020U) /*!< Slave mode time-out interrupt mask \hideinitializer */
  40. #define QSPI_TXUF_INT_MASK (0x040U) /*!< Slave TX underflow interrupt mask \hideinitializer */
  41. #define QSPI_FIFO_TXTH_INT_MASK (0x080U) /*!< FIFO TX threshold interrupt mask \hideinitializer */
  42. #define QSPI_FIFO_RXTH_INT_MASK (0x100U) /*!< FIFO RX threshold interrupt mask \hideinitializer */
  43. #define QSPI_FIFO_RXOV_INT_MASK (0x200U) /*!< FIFO RX overrun interrupt mask \hideinitializer */
  44. #define QSPI_FIFO_RXTO_INT_MASK (0x400U) /*!< FIFO RX time-out interrupt mask \hideinitializer */
  45. /* QSPI Status Mask */
  46. #define QSPI_BUSY_MASK (0x01U) /*!< Busy status mask \hideinitializer */
  47. #define QSPI_RX_EMPTY_MASK (0x02U) /*!< RX empty status mask \hideinitializer */
  48. #define QSPI_RX_FULL_MASK (0x04U) /*!< RX full status mask \hideinitializer */
  49. #define QSPI_TX_EMPTY_MASK (0x08U) /*!< TX empty status mask \hideinitializer */
  50. #define QSPI_TX_FULL_MASK (0x10U) /*!< TX full status mask \hideinitializer */
  51. #define QSPI_TXRX_RESET_MASK (0x20U) /*!< TX or RX reset status mask \hideinitializer */
  52. #define QSPI_SPIEN_STS_MASK (0x40U) /*!< SPIEN status mask \hideinitializer */
  53. #define QSPI_SSLINE_STS_MASK (0x80U) /*!< QSPIx_SS line status mask \hideinitializer */
  54. /* QSPI Status2 Mask */
  55. #define QSPI_SLVBENUM_MASK (0x01U) /*!< Effective bit number of uncompleted RX data status mask \hideinitializer */
  56. /*@}*/ /* end of group QSPI_EXPORTED_CONSTANTS */
  57. /** @addtogroup QSPI_EXPORTED_FUNCTIONS QSPI Exported Functions
  58. @{
  59. */
  60. /**
  61. * @brief Clear the unit transfer interrupt flag.
  62. * @param[in] qspi The pointer of the specified QSPI module.
  63. * @return None.
  64. * @details Write 1 to UNITIF bit of QSPI_STATUS register to clear the unit transfer interrupt flag.
  65. * \hideinitializer
  66. */
  67. #define QSPI_CLR_UNIT_TRANS_INT_FLAG(qspi) ( (qspi)->STATUS = QSPI_STATUS_UNITIF_Msk )
  68. /**
  69. * @brief Disable 2-bit Transfer mode.
  70. * @param[in] qspi The pointer of the specified QSPI module.
  71. * @return None.
  72. * @details Clear TWOBIT bit of QSPI_CTL register to disable 2-bit Transfer mode.
  73. * \hideinitializer
  74. */
  75. #define QSPI_DISABLE_2BIT_MODE(qspi) ( (qspi)->CTL &= ~QSPI_CTL_TWOBIT_Msk )
  76. /**
  77. * @brief Disable Slave 3-wire mode.
  78. * @param[in] qspi The pointer of the specified QSPI module.
  79. * @return None.
  80. * @details Clear SLV3WIRE bit of QSPI_SSCTL register to disable Slave 3-wire mode.
  81. * \hideinitializer
  82. */
  83. #define QSPI_DISABLE_3WIRE_MODE(qspi) ( (qspi)->SSCTL &= ~QSPI_SSCTL_SLV3WIRE_Msk )
  84. /**
  85. * @brief Disable Dual I/O mode.
  86. * @param[in] qspi The pointer of the specified QSPI module.
  87. * @return None.
  88. * @details Clear DUALIOEN bit of QSPI_CTL register to disable Dual I/O mode.
  89. * \hideinitializer
  90. */
  91. #define QSPI_DISABLE_DUAL_MODE(qspi) ( (qspi)->CTL &= ~QSPI_CTL_DUALIOEN_Msk )
  92. /**
  93. * @brief Disable Quad I/O mode.
  94. * @param[in] qspi The pointer of the specified QSPI module.
  95. * @return None.
  96. * @details Clear QUADIOEN bit of QSPI_CTL register to disable Quad I/O mode.
  97. * \hideinitializer
  98. */
  99. #define QSPI_DISABLE_QUAD_MODE(qspi) ( (qspi)->CTL &= ~QSPI_CTL_QUADIOEN_Msk )
  100. /**
  101. * @brief Disable TX DTR mode.
  102. * @param[in] qspi The pointer of the specified QSPI module.
  103. * @return None.
  104. * @details Clear TXDTREN bit of QSPI_CTL register to disable TX DTR mode.
  105. * \hideinitializer
  106. */
  107. #define QSPI_DISABLE_TXDTR_MODE(qspi) ( (qspi)->CTL &= ~QSPI_CTL_TXDTREN_Msk )
  108. /**
  109. * @brief Enable 2-bit Transfer mode.
  110. * @param[in] qspi The pointer of the specified QSPI module.
  111. * @return None.
  112. * @details Set TWOBIT bit of QSPI_CTL register to enable 2-bit Transfer mode.
  113. * \hideinitializer
  114. */
  115. #define QSPI_ENABLE_2BIT_MODE(qspi) ( (qspi)->CTL |= QSPI_CTL_TWOBIT_Msk )
  116. /**
  117. * @brief Enable Slave 3-wire mode.
  118. * @param[in] qspi The pointer of the specified QSPI module.
  119. * @return None.
  120. * @details Set SLV3WIRE bit of QSPI_SSCTL register to enable Slave 3-wire mode.
  121. * \hideinitializer
  122. */
  123. #define QSPI_ENABLE_3WIRE_MODE(qspi) ( (qspi)->SSCTL |= QSPI_SSCTL_SLV3WIRE_Msk )
  124. /**
  125. * @brief Enable Dual input mode.
  126. * @param[in] qspi The pointer of the specified QSPI module.
  127. * @return None.
  128. * @details Clear DATDIR bit and set DUALIOEN bit of QSPI_CTL register to enable Dual input mode.
  129. * \hideinitializer
  130. */
  131. #define QSPI_ENABLE_DUAL_INPUT_MODE(qspi) ( (qspi)->CTL = ((qspi)->CTL & (~QSPI_CTL_DATDIR_Msk)) | QSPI_CTL_DUALIOEN_Msk )
  132. /**
  133. * @brief Enable Dual output mode.
  134. * @param[in] qspi The pointer of the specified QSPI module.
  135. * @return None.
  136. * @details Set DATDIR bit and DUALIOEN bit of QSPI_CTL register to enable Dual output mode.
  137. * \hideinitializer
  138. */
  139. #define QSPI_ENABLE_DUAL_OUTPUT_MODE(qspi) ( (qspi)->CTL |= (QSPI_CTL_DATDIR_Msk | QSPI_CTL_DUALIOEN_Msk) )
  140. /**
  141. * @brief Enable Quad input mode.
  142. * @param[in] qspi The pointer of the specified QSPI module.
  143. * @return None.
  144. * @details Clear DATDIR bit and set QUADIOEN bit of QSPI_CTL register to enable Quad input mode.
  145. * \hideinitializer
  146. */
  147. #define QSPI_ENABLE_QUAD_INPUT_MODE(qspi) ( (qspi)->CTL = ((qspi)->CTL & (~QSPI_CTL_DATDIR_Msk)) | QSPI_CTL_QUADIOEN_Msk )
  148. /**
  149. * @brief Enable Quad output mode.
  150. * @param[in] qspi The pointer of the specified QSPI module.
  151. * @return None.
  152. * @details Set DATDIR bit and QUADIOEN bit of QSPI_CTL register to enable Quad output mode.
  153. * \hideinitializer
  154. */
  155. #define QSPI_ENABLE_QUAD_OUTPUT_MODE(qspi) ( (qspi)->CTL |= (QSPI_CTL_DATDIR_Msk | QSPI_CTL_QUADIOEN_Msk) )
  156. /**
  157. * @brief Enable TX DTR mode.
  158. * @param[in] qspi The pointer of the specified QSPI module.
  159. * @return None.
  160. * @details Set TXDTREN bit of QSPI_CTL register to enable TX DTR mode.
  161. * \hideinitializer
  162. */
  163. #define QSPI_ENABLE_TXDTR_MODE(qspi) ( (qspi)->CTL |= QSPI_CTL_TXDTREN_Msk )
  164. /**
  165. * @brief Trigger RX PDMA function.
  166. * @param[in] qspi The pointer of the specified QSPI module.
  167. * @return None.
  168. * @details Set RXPDMAEN bit of QSPI_PDMACTL register to enable RX PDMA transfer function.
  169. * \hideinitializer
  170. */
  171. #define QSPI_TRIGGER_RX_PDMA(qspi) ( (qspi)->PDMACTL |= QSPI_PDMACTL_RXPDMAEN_Msk )
  172. /**
  173. * @brief Trigger TX PDMA function.
  174. * @param[in] qspi The pointer of the specified QSPI module.
  175. * @return None.
  176. * @details Set TXPDMAEN bit of QSPI_PDMACTL register to enable TX PDMA transfer function.
  177. * \hideinitializer
  178. */
  179. #define QSPI_TRIGGER_TX_PDMA(qspi) ( (qspi)->PDMACTL |= QSPI_PDMACTL_TXPDMAEN_Msk )
  180. /**
  181. * @brief Trigger TX and RX PDMA function.
  182. * @param[in] qspi The pointer of the specified QSPI module.
  183. * @return None.
  184. * @details Set TXPDMAEN bit and RXPDMAEN bit of QSPI_PDMACTL register to enable TX and RX PDMA transfer function.
  185. * \hideinitializer
  186. */
  187. #define QSPI_TRIGGER_TX_RX_PDMA(qspi) ( (qspi)->PDMACTL |= (QSPI_PDMACTL_TXPDMAEN_Msk | QSPI_PDMACTL_RXPDMAEN_Msk) )
  188. /**
  189. * @brief Disable RX PDMA transfer.
  190. * @param[in] qspi The pointer of the specified QSPI module.
  191. * @return None.
  192. * @details Clear RXPDMAEN bit of QSPI_PDMACTL register to disable RX PDMA transfer function.
  193. * \hideinitializer
  194. */
  195. #define QSPI_DISABLE_RX_PDMA(qspi) ( (qspi)->PDMACTL &= ~QSPI_PDMACTL_RXPDMAEN_Msk )
  196. /**
  197. * @brief Disable TX PDMA transfer.
  198. * @param[in] qspi The pointer of the specified QSPI module.
  199. * @return None.
  200. * @details Clear TXPDMAEN bit of QSPI_PDMACTL register to disable TX PDMA transfer function.
  201. * \hideinitializer
  202. */
  203. #define QSPI_DISABLE_TX_PDMA(qspi) ( (qspi)->PDMACTL &= ~QSPI_PDMACTL_TXPDMAEN_Msk )
  204. /**
  205. * @brief Disable TX and RX PDMA transfer.
  206. * @param[in] qspi The pointer of the specified QSPI module.
  207. * @return None.
  208. * @details Clear TXPDMAEN bit and RXPDMAEN bit of QSPI_PDMACTL register to disable TX and RX PDMA transfer function.
  209. * \hideinitializer
  210. */
  211. #define QSPI_DISABLE_TX_RX_PDMA(qspi) ( (qspi)->PDMACTL &= ~(QSPI_PDMACTL_TXPDMAEN_Msk | QSPI_PDMACTL_RXPDMAEN_Msk) )
  212. /**
  213. * @brief Get the count of available data in RX FIFO.
  214. * @param[in] qspi The pointer of the specified QSPI module.
  215. * @return The count of available data in RX FIFO.
  216. * @details Read RXCNT (QSPI_STATUS[27:24]) to get the count of available data in RX FIFO.
  217. * \hideinitializer
  218. */
  219. #define QSPI_GET_RX_FIFO_COUNT(qspi) ( ((qspi)->STATUS & QSPI_STATUS_RXCNT_Msk) >> QSPI_STATUS_RXCNT_Pos )
  220. /**
  221. * @brief Get the RX FIFO empty flag.
  222. * @param[in] qspi The pointer of the specified QSPI module.
  223. * @retval 0 RX FIFO is not empty.
  224. * @retval 1 RX FIFO is empty.
  225. * @details Read RXEMPTY bit of QSPI_STATUS register to get the RX FIFO empty flag.
  226. * \hideinitializer
  227. */
  228. #define QSPI_GET_RX_FIFO_EMPTY_FLAG(qspi) ( ((qspi)->STATUS & QSPI_STATUS_RXEMPTY_Msk) >> QSPI_STATUS_RXEMPTY_Pos )
  229. /**
  230. * @brief Get the TX FIFO empty flag.
  231. * @param[in] qspi The pointer of the specified QSPI module.
  232. * @retval 0 TX FIFO is not empty.
  233. * @retval 1 TX FIFO is empty.
  234. * @details Read TXEMPTY bit of QSPI_STATUS register to get the TX FIFO empty flag.
  235. * \hideinitializer
  236. */
  237. #define QSPI_GET_TX_FIFO_EMPTY_FLAG(qspi) ( ((qspi)->STATUS & QSPI_STATUS_TXEMPTY_Msk) >> QSPI_STATUS_TXEMPTY_Pos )
  238. /**
  239. * @brief Get the TX FIFO full flag.
  240. * @param[in] qspi The pointer of the specified QSPI module.
  241. * @retval 0 TX FIFO is not full.
  242. * @retval 1 TX FIFO is full.
  243. * @details Read TXFULL bit of QSPI_STATUS register to get the TX FIFO full flag.
  244. * \hideinitializer
  245. */
  246. #define QSPI_GET_TX_FIFO_FULL_FLAG(qspi) ( ((qspi)->STATUS & QSPI_STATUS_TXFULL_Msk) >> QSPI_STATUS_TXFULL_Pos )
  247. /**
  248. * @brief Get the datum read from RX register.
  249. * @param[in] qspi The pointer of the specified QSPI module.
  250. * @return Data in RX register.
  251. * @details Read QSPI_RX register to get the received datum.
  252. * \hideinitializer
  253. */
  254. #define QSPI_READ_RX(qspi) ( (qspi)->RX )
  255. /**
  256. * @brief Write datum to TX register.
  257. * @param[in] qspi The pointer of the specified QSPI module.
  258. * @param[in] u32TxData The datum which user attempt to transfer through QSPI bus.
  259. * @return None.
  260. * @details Write u32TxData to QSPI_TX register.
  261. * \hideinitializer
  262. */
  263. #define QSPI_WRITE_TX(qspi, u32TxData) ( (qspi)->TX = (u32TxData) )
  264. /**
  265. * @brief Set QSPIx_SS pin to high state.
  266. * @param[in] qspi The pointer of the specified QSPI module.
  267. * @return None.
  268. * @details Disable automatic slave selection function and set QSPIx_SS pin to high state.
  269. * \hideinitializer
  270. */
  271. #define QSPI_SET_SS_HIGH(qspi) ( (qspi)->SSCTL = ((qspi)->SSCTL & (~QSPI_SSCTL_AUTOSS_Msk)) | (QSPI_SSCTL_SSACTPOL_Msk | QSPI_SSCTL_SS_Msk) )
  272. /**
  273. * @brief Set QSPIx_SS pin to low state.
  274. * @param[in] qspi The pointer of the specified QSPI module.
  275. * @return None.
  276. * @details Disable automatic slave selection function and set QSPIx_SS pin to low state.
  277. * \hideinitializer
  278. */
  279. #define QSPI_SET_SS_LOW(qspi) ( (qspi)->SSCTL = ((qspi)->SSCTL & (~(QSPI_SSCTL_AUTOSS_Msk | QSPI_SSCTL_SSACTPOL_Msk))) | QSPI_SSCTL_SS_Msk )
  280. /**
  281. * @brief Enable Byte Reorder function.
  282. * @param[in] qspi The pointer of the specified QSPI module.
  283. * @return None.
  284. * @details Enable Byte Reorder function. The suspend interval depends on the setting of SUSPITV (QSPI_CTL[7:4]).
  285. * \hideinitializer
  286. */
  287. #define QSPI_ENABLE_BYTE_REORDER(qspi) ( (qspi)->CTL |= QSPI_CTL_REORDER_Msk )
  288. /**
  289. * @brief Disable Byte Reorder function.
  290. * @param[in] qspi The pointer of the specified QSPI module.
  291. * @return None.
  292. * @details Clear REORDER bit field of QSPI_CTL register to disable Byte Reorder function.
  293. * \hideinitializer
  294. */
  295. #define QSPI_DISABLE_BYTE_REORDER(qspi) ( (qspi)->CTL &= ~QSPI_CTL_REORDER_Msk )
  296. /**
  297. * @brief Set the length of suspend interval.
  298. * @param[in] qspi The pointer of the specified QSPI module.
  299. * @param[in] u32SuspCycle Decides the length of suspend interval. It could be 0 ~ 15.
  300. * @return None.
  301. * @details Set the length of suspend interval according to u32SuspCycle.
  302. * The length of suspend interval is ((u32SuspCycle + 0.5) * the length of one QSPI bus clock cycle).
  303. * \hideinitializer
  304. */
  305. #define QSPI_SET_SUSPEND_CYCLE(qspi, u32SuspCycle) ( (qspi)->CTL = ((qspi)->CTL & ~QSPI_CTL_SUSPITV_Msk) | ((u32SuspCycle) << QSPI_CTL_SUSPITV_Pos) )
  306. /**
  307. * @brief Set the QSPI transfer sequence with LSB first.
  308. * @param[in] qspi The pointer of the specified QSPI module.
  309. * @return None.
  310. * @details Set LSB bit of QSPI_CTL register to set the QSPI transfer sequence with LSB first.
  311. * \hideinitializer
  312. */
  313. #define QSPI_SET_LSB_FIRST(qspi) ( (qspi)->CTL |= QSPI_CTL_LSB_Msk )
  314. /**
  315. * @brief Set the QSPI transfer sequence with MSB first.
  316. * @param[in] qspi The pointer of the specified QSPI module.
  317. * @return None.
  318. * @details Clear LSB bit of QSPI_CTL register to set the QSPI transfer sequence with MSB first.
  319. * \hideinitializer
  320. */
  321. #define QSPI_SET_MSB_FIRST(qspi) ( (qspi)->CTL &= ~QSPI_CTL_LSB_Msk )
  322. /**
  323. * @brief Set the data width of a QSPI transaction.
  324. * @param[in] qspi The pointer of the specified QSPI module.
  325. * @param[in] u32Width The bit width of one transaction.
  326. * @return None.
  327. * @details The data width can be 8 ~ 32 bits.
  328. * \hideinitializer
  329. */
  330. #define QSPI_SET_DATA_WIDTH(qspi, u32Width) ( (qspi)->CTL = ((qspi)->CTL & ~QSPI_CTL_DWIDTH_Msk) | (((u32Width) & 0x1F) << QSPI_CTL_DWIDTH_Pos) )
  331. /**
  332. * @brief Get the QSPI busy state.
  333. * @param[in] qspi The pointer of the specified QSPI module.
  334. * @retval 0 QSPI controller is not busy.
  335. * @retval 1 QSPI controller is busy.
  336. * @details This macro will return the busy state of QSPI controller.
  337. * \hideinitializer
  338. */
  339. #define QSPI_IS_BUSY(qspi) ( ((qspi)->STATUS & QSPI_STATUS_BUSY_Msk) >> QSPI_STATUS_BUSY_Pos )
  340. /**
  341. * @brief Enable QSPI controller.
  342. * @param[in] qspi The pointer of the specified QSPI module.
  343. * @return None.
  344. * @details Set SPIEN (QSPI_CTL[0]) to enable QSPI controller.
  345. * \hideinitializer
  346. */
  347. #define QSPI_ENABLE(qspi) ( (qspi)->CTL |= QSPI_CTL_SPIEN_Msk )
  348. /**
  349. * @brief Disable QSPI controller.
  350. * @param[in] qspi The pointer of the specified QSPI module.
  351. * @return None.
  352. * @details Clear SPIEN (QSPI_CTL[0]) to disable QSPI controller.
  353. * \hideinitializer
  354. */
  355. #define QSPI_DISABLE(qspi) ( (qspi)->CTL &= ~QSPI_CTL_SPIEN_Msk )
  356. /* Function prototype declaration */
  357. uint32_t QSPI_Open(QSPI_T *qspi, uint32_t u32MasterSlave, uint32_t u32QSPIMode, uint32_t u32DataWidth, uint32_t u32BusClock);
  358. void QSPI_Close(QSPI_T *qspi);
  359. void QSPI_ClearRxFIFO(QSPI_T *qspi);
  360. void QSPI_ClearTxFIFO(QSPI_T *qspi);
  361. void QSPI_DisableAutoSS(QSPI_T *qspi);
  362. void QSPI_EnableAutoSS(QSPI_T *qspi, uint32_t u32SSPinMask, uint32_t u32ActiveLevel);
  363. uint32_t QSPI_SetBusClock(QSPI_T *qspi, uint32_t u32BusClock);
  364. void QSPI_SetFIFO(QSPI_T *qspi, uint32_t u32TxThreshold, uint32_t u32RxThreshold);
  365. uint32_t QSPI_GetBusClock(QSPI_T *qspi);
  366. void QSPI_EnableInt(QSPI_T *qspi, uint32_t u32Mask);
  367. void QSPI_DisableInt(QSPI_T *qspi, uint32_t u32Mask);
  368. uint32_t QSPI_GetIntFlag(QSPI_T *qspi, uint32_t u32Mask);
  369. void QSPI_ClearIntFlag(QSPI_T *qspi, uint32_t u32Mask);
  370. uint32_t QSPI_GetStatus(QSPI_T *qspi, uint32_t u32Mask);
  371. uint32_t QSPI_GetStatus2(QSPI_T *qspi, uint32_t u32Mask);
  372. /*@}*/ /* end of group QSPI_EXPORTED_FUNCTIONS */
  373. /*@}*/ /* end of group QSPI_Driver */
  374. /*@}*/ /* end of group Standard_Driver */
  375. #ifdef __cplusplus
  376. }
  377. #endif
  378. #endif /* __NU_QSPI_H__ */