board_dev.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /**************************************************************************//**
  2. *
  3. * @copyright (C) 2019 Nuvoton Technology Corp. All rights reserved.
  4. *
  5. * SPDX-License-Identifier: Apache-2.0
  6. *
  7. * Change Logs:
  8. * Date Author Notes
  9. * 2021-6-1 Wayne First version
  10. *
  11. ******************************************************************************/
  12. #include <rtthread.h>
  13. #include <rtdevice.h>
  14. #include "drv_gpio.h"
  15. #include "drv_sys.h"
  16. #include "drv_sspcc.h"
  17. #include "board.h"
  18. #if defined(BOARD_USING_STORAGE_SPIFLASH)
  19. #if defined(RT_USING_SFUD)
  20. #include "spi_flash.h"
  21. #include "spi_flash_sfud.h"
  22. #endif
  23. #include "drv_qspi.h"
  24. #define W25X_REG_READSTATUS (0x05)
  25. #define W25X_REG_READSTATUS2 (0x35)
  26. #define W25X_REG_WRITEENABLE (0x06)
  27. #define W25X_REG_WRITESTATUS (0x01)
  28. #define W25X_REG_QUADENABLE (0x02)
  29. static rt_uint8_t SpiFlash_ReadStatusReg(struct rt_qspi_device *qspi_device)
  30. {
  31. rt_uint8_t u8Val;
  32. rt_err_t result = RT_EOK;
  33. rt_uint8_t w25x_txCMD1 = W25X_REG_READSTATUS;
  34. result = rt_qspi_send_then_recv(qspi_device, &w25x_txCMD1, 1, &u8Val, 1);
  35. RT_ASSERT(result > 0);
  36. return u8Val;
  37. }
  38. static rt_uint8_t SpiFlash_ReadStatusReg2(struct rt_qspi_device *qspi_device)
  39. {
  40. rt_uint8_t u8Val;
  41. rt_err_t result = RT_EOK;
  42. rt_uint8_t w25x_txCMD1 = W25X_REG_READSTATUS2;
  43. result = rt_qspi_send_then_recv(qspi_device, &w25x_txCMD1, 1, &u8Val, 1);
  44. RT_ASSERT(result > 0);
  45. return u8Val;
  46. }
  47. static rt_err_t SpiFlash_WriteStatusReg(struct rt_qspi_device *qspi_device, uint8_t u8Value1, uint8_t u8Value2)
  48. {
  49. rt_uint8_t w25x_txCMD1;
  50. rt_uint8_t au8Val[2];
  51. rt_err_t result;
  52. struct rt_qspi_message qspi_message = {0};
  53. /* Enable WE */
  54. w25x_txCMD1 = W25X_REG_WRITEENABLE;
  55. result = rt_qspi_send(qspi_device, &w25x_txCMD1, sizeof(w25x_txCMD1));
  56. if (result != sizeof(w25x_txCMD1))
  57. goto exit_SpiFlash_WriteStatusReg;
  58. /* Prepare status-1, 2 data */
  59. au8Val[0] = u8Value1;
  60. au8Val[1] = u8Value2;
  61. /* 1-bit mode: Instruction+payload */
  62. qspi_message.instruction.content = W25X_REG_WRITESTATUS;
  63. qspi_message.instruction.qspi_lines = 1;
  64. qspi_message.qspi_data_lines = 1;
  65. qspi_message.parent.cs_take = 1;
  66. qspi_message.parent.cs_release = 1;
  67. qspi_message.parent.send_buf = &au8Val[0];
  68. qspi_message.parent.length = sizeof(au8Val);
  69. qspi_message.parent.next = RT_NULL;
  70. if (rt_qspi_transfer_message(qspi_device, &qspi_message) != sizeof(au8Val))
  71. {
  72. result = -RT_ERROR;
  73. }
  74. result = RT_EOK;
  75. exit_SpiFlash_WriteStatusReg:
  76. return result;
  77. }
  78. static void SpiFlash_WaitReady(struct rt_qspi_device *qspi_device)
  79. {
  80. volatile uint8_t u8ReturnValue;
  81. do
  82. {
  83. u8ReturnValue = SpiFlash_ReadStatusReg(qspi_device);
  84. u8ReturnValue = u8ReturnValue & 1;
  85. }
  86. while (u8ReturnValue != 0); // check the BUSY bit
  87. }
  88. static void SpiFlash_EnterQspiMode(struct rt_qspi_device *qspi_device)
  89. {
  90. rt_err_t result = RT_EOK;
  91. uint8_t u8Status1 = SpiFlash_ReadStatusReg(qspi_device);
  92. uint8_t u8Status2 = SpiFlash_ReadStatusReg2(qspi_device);
  93. u8Status2 |= W25X_REG_QUADENABLE;
  94. result = SpiFlash_WriteStatusReg(qspi_device, u8Status1, u8Status2);
  95. RT_ASSERT(result == RT_EOK);
  96. SpiFlash_WaitReady(qspi_device);
  97. }
  98. static void SpiFlash_ExitQspiMode(struct rt_qspi_device *qspi_device)
  99. {
  100. rt_err_t result = RT_EOK;
  101. uint8_t u8Status1 = SpiFlash_ReadStatusReg(qspi_device);
  102. uint8_t u8Status2 = SpiFlash_ReadStatusReg2(qspi_device);
  103. u8Status2 &= ~W25X_REG_QUADENABLE;
  104. result = SpiFlash_WriteStatusReg(qspi_device, u8Status1, u8Status2);
  105. RT_ASSERT(result == RT_EOK);
  106. SpiFlash_WaitReady(qspi_device);
  107. }
  108. static int rt_hw_spiflash_init(void)
  109. {
  110. if (nu_qspi_bus_attach_device("qspi0", "qspi01", 4, SpiFlash_EnterQspiMode, SpiFlash_ExitQspiMode) != RT_EOK)
  111. return -1;
  112. #if defined(RT_USING_SFUD)
  113. if (rt_sfud_flash_probe(FAL_USING_NOR_FLASH_DEV_NAME, "qspi01") == RT_NULL)
  114. {
  115. return -(RT_ERROR);
  116. }
  117. #endif
  118. return 0;
  119. }
  120. INIT_DEVICE_EXPORT(rt_hw_spiflash_init);
  121. #endif /* BOARD_USING_STORAGE_SPIFLASH */
  122. #if defined(BOARD_USING_STORAGE_SPINAND) && defined(NU_PKG_USING_SPINAND)
  123. #include "drv_qspi.h"
  124. #include "spinand.h"
  125. struct rt_mtd_nand_device mtd_partitions[MTD_SPINAND_PARTITION_NUM] =
  126. {
  127. [0] =
  128. {
  129. /*nand0: U-boot, env, rtthread*/
  130. .block_start = 0,
  131. .block_end = 63,
  132. .block_total = 64,
  133. },
  134. [1] =
  135. {
  136. /*nand1: for filesystem mounting*/
  137. .block_start = 64,
  138. .block_end = 4095,
  139. .block_total = 4032,
  140. },
  141. [2] =
  142. {
  143. /*nand2: Whole blocks size, overlay*/
  144. .block_start = 0,
  145. .block_end = 4095,
  146. .block_total = 4096,
  147. }
  148. };
  149. static int rt_hw_spinand_init(void)
  150. {
  151. if (nu_qspi_bus_attach_device("qspi0", "qspi01", 4, RT_NULL, RT_NULL) != RT_EOK)
  152. return -1;
  153. if (rt_hw_mtd_spinand_register("qspi01") != RT_EOK)
  154. return -1;
  155. return 0;
  156. }
  157. INIT_DEVICE_EXPORT(rt_hw_spinand_init);
  158. #endif
  159. #if defined(BOARD_USING_STORAGE_RAWNAND) && defined(BSP_USING_NFI)
  160. struct rt_mtd_nand_device mtd_partitions_nfi[MTD_NFI_PARTITION_NUM] =
  161. {
  162. [0] =
  163. {
  164. /*nand0: rtthread*/
  165. .block_start = 0,
  166. .block_end = 63,
  167. .block_total = 64,
  168. },
  169. [1] =
  170. {
  171. /*nand1: for filesystem mounting*/
  172. .block_start = 64,
  173. .block_end = 8191,
  174. .block_total = 8128,
  175. },
  176. [2] =
  177. {
  178. /*nand2: Whole blocks size, overlay*/
  179. .block_start = 0,
  180. .block_end = 8191,
  181. .block_total = 8192,
  182. }
  183. };
  184. #endif
  185. #if defined(BOARD_USING_NAU8822) && defined(NU_PKG_USING_NAU8822)
  186. #include <acodec_nau8822.h>
  187. S_NU_NAU8822_CONFIG sCodecConfig =
  188. {
  189. .i2c_bus_name = "i2c1",
  190. .i2s_bus_name = "sound0",
  191. .pin_phonejack_en = NU_GET_PININDEX(NU_PC, 2),
  192. .pin_phonejack_det = NU_GET_PININDEX(NU_PC, 3),
  193. };
  194. int rt_hw_nau8822_port(void)
  195. {
  196. if (nu_hw_nau8822_init(&sCodecConfig) != RT_EOK)
  197. return -1;
  198. return 0;
  199. }
  200. INIT_COMPONENT_EXPORT(rt_hw_nau8822_port);
  201. #endif /* BOARD_USING_NAU8822 */
  202. #if defined(BOARD_USING_SENSOR0)
  203. #include "ccap_sensor.h"
  204. #define SENSOR0_RST_PIN NU_GET_PININDEX(NU_PM, 1)
  205. #define SENSOR0_PD_PIN NU_GET_PININDEX(NU_PC, 12)
  206. ccap_sensor_io sIo_sensor0 =
  207. {
  208. .RstPin = SENSOR0_RST_PIN,
  209. .PwrDwnPin = SENSOR0_PD_PIN,
  210. .I2cName = "i2c2"
  211. };
  212. #endif /* BOARD_USING_SENSOR0 */
  213. int rt_hw_sensors_port(void)
  214. {
  215. #if defined(BOARD_USING_SENSOR0)
  216. nu_ccap_sensor_create(&sIo_sensor0, (ccap_sensor_id)BOARD_USING_SENSON0_ID, "sensor0");
  217. #endif
  218. return 0;
  219. }
  220. INIT_COMPONENT_EXPORT(rt_hw_sensors_port);
  221. void nu_rtp_sspcc_setup(void)
  222. {
  223. /* PDMA2/3 */
  224. SSPCC_SET_REALM(SSPCC_PDMA2, SSPCC_SSET_SUBM);
  225. SSPCC_SET_REALM(SSPCC_PDMA3, SSPCC_SSET_SUBM);
  226. }
  227. static S_NU_REG s_NuReg_arr[] =
  228. {
  229. /* QSPI0 */
  230. NUREG_EXPORT(CLK_CLKSEL4, CLK_CLKSEL4_QSPI0SEL_Msk, CLK_CLKSEL4_QSPI0SEL_PCLK0),
  231. NUREG_EXPORT(CLK_APBCLK1, CLK_APBCLK1_QSPI0CKEN_Msk, CLK_APBCLK1_QSPI0CKEN_Msk),
  232. NUREG_EXPORT(SYS_GPD_MFPL, SYS_GPD_MFPL_PD5MFP_Msk, SYS_GPD_MFPL_PD5MFP_QSPI0_MISO1),
  233. NUREG_EXPORT(SYS_GPD_MFPL, SYS_GPD_MFPL_PD4MFP_Msk, SYS_GPD_MFPL_PD4MFP_QSPI0_MOSI1),
  234. NUREG_EXPORT(SYS_GPD_MFPL, SYS_GPD_MFPL_PD3MFP_Msk, SYS_GPD_MFPL_PD3MFP_QSPI0_MISO0),
  235. NUREG_EXPORT(SYS_GPD_MFPL, SYS_GPD_MFPL_PD2MFP_Msk, SYS_GPD_MFPL_PD2MFP_QSPI0_MOSI0),
  236. NUREG_EXPORT(SYS_GPD_MFPL, SYS_GPD_MFPL_PD1MFP_Msk, SYS_GPD_MFPL_PD1MFP_QSPI0_CLK),
  237. NUREG_EXPORT(SYS_GPD_MFPL, SYS_GPD_MFPL_PD0MFP_Msk, SYS_GPD_MFPL_PD0MFP_QSPI0_SS0),
  238. /* TIMERn */
  239. NUREG_EXPORT(CLK_APBCLK0, CLK_APBCLK0_TMR0CKEN_Msk, CLK_APBCLK0_TMR0CKEN_Msk),
  240. NUREG_EXPORT(CLK_APBCLK0, CLK_APBCLK0_TMR1CKEN_Msk, CLK_APBCLK0_TMR1CKEN_Msk),
  241. NUREG_EXPORT(CLK_APBCLK0, CLK_APBCLK0_TMR2CKEN_Msk, CLK_APBCLK0_TMR2CKEN_Msk),
  242. NUREG_EXPORT(CLK_APBCLK0, CLK_APBCLK0_TMR3CKEN_Msk, CLK_APBCLK0_TMR3CKEN_Msk),
  243. NUREG_EXPORT(CLK_APBCLK0, CLK_APBCLK0_TMR4CKEN_Msk, CLK_APBCLK0_TMR4CKEN_Msk),
  244. NUREG_EXPORT(CLK_APBCLK0, CLK_APBCLK0_TMR5CKEN_Msk, CLK_APBCLK0_TMR5CKEN_Msk),
  245. NUREG_EXPORT(CLK_APBCLK0, CLK_APBCLK0_TMR6CKEN_Msk, CLK_APBCLK0_TMR6CKEN_Msk),
  246. NUREG_EXPORT(CLK_APBCLK0, CLK_APBCLK0_TMR7CKEN_Msk, CLK_APBCLK0_TMR7CKEN_Msk),
  247. NUREG_EXPORT(CLK_APBCLK0, CLK_APBCLK0_TMR8CKEN_Msk, CLK_APBCLK0_TMR8CKEN_Msk),
  248. NUREG_EXPORT(CLK_APBCLK0, CLK_APBCLK0_TMR9CKEN_Msk, CLK_APBCLK0_TMR9CKEN_Msk),
  249. NUREG_EXPORT(CLK_APBCLK0, CLK_APBCLK0_TMR10CKEN_Msk, CLK_APBCLK0_TMR10CKEN_Msk),
  250. NUREG_EXPORT(CLK_APBCLK0, CLK_APBCLK0_TMR11CKEN_Msk, CLK_APBCLK0_TMR11CKEN_Msk),
  251. {0}
  252. };
  253. void nu_check_register(void)
  254. {
  255. nu_sys_check_register(&s_NuReg_arr[0]);
  256. }
  257. MSH_CMD_EXPORT(nu_check_register, Check registers);