drv_eth.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2020-10-30 bigmagic first version
  9. * 2023-03-28 WangXiaoyao Modify pbuf_alloc
  10. */
  11. #include <rthw.h>
  12. #include <stdint.h>
  13. #include <rtthread.h>
  14. #include <lwip/sys.h>
  15. #include <netif/ethernetif.h>
  16. #include "mbox.h"
  17. #include "raspi4.h"
  18. #include "drv_eth.h"
  19. #define DBG_LEVEL DBG_LOG
  20. #include <rtdbg.h>
  21. #define LOG_TAG "drv.eth"
  22. static int link_speed = 0;
  23. static int link_flag = 0;
  24. #define DMA_DISC_ADDR_SIZE (4 * 1024 *1024)
  25. #define RX_DESC_BASE (mac_reg_base_addr + GENET_RX_OFF)
  26. #define TX_DESC_BASE (mac_reg_base_addr + GENET_TX_OFF)
  27. #define MAX_ADDR_LEN (6)
  28. #define upper_32_bits(n) ((rt_uint32_t)(((n) >> 16) >> 16))
  29. #define lower_32_bits(n) ((rt_uint32_t)(n))
  30. #define BIT(nr) (1UL << (nr))
  31. static rt_thread_t link_thread_tid = RT_NULL;
  32. #define LINK_THREAD_STACK_SIZE (8192)
  33. #define LINK_THREAD_PRIORITY (20)
  34. #define LINK_THREAD_TIMESLICE (10)
  35. static rt_uint32_t tx_index = 0;
  36. static rt_uint32_t rx_index = 0;
  37. static rt_uint32_t index_flag = 0;
  38. struct rt_eth_dev
  39. {
  40. struct eth_device parent;
  41. rt_uint8_t dev_addr[MAX_ADDR_LEN];
  42. char *name;
  43. void *iobase;
  44. int state;
  45. int index;
  46. struct rt_timer link_timer;
  47. void *priv;
  48. };
  49. static struct rt_eth_dev eth_dev;
  50. static struct rt_semaphore link_ack;
  51. static inline rt_uint32_t read32(void *addr)
  52. {
  53. return (*((volatile unsigned int*)(addr)));
  54. }
  55. static inline void write32(void *addr, rt_uint32_t value)
  56. {
  57. (*((volatile unsigned int*)(addr))) = value;
  58. }
  59. static void eth_rx_irq(int irq, void *param)
  60. {
  61. rt_uint32_t val = 0;
  62. val = read32(mac_reg_base_addr + GENET_INTRL2_CPU_STAT);
  63. val &= ~read32(mac_reg_base_addr + GENET_INTRL2_CPU_STAT_MASK);
  64. write32(mac_reg_base_addr + GENET_INTRL2_CPU_CLEAR, val);
  65. if (val & GENET_IRQ_RXDMA_DONE)
  66. {
  67. eth_device_ready(&eth_dev.parent);
  68. }
  69. if (val & GENET_IRQ_TXDMA_DONE)
  70. {
  71. //todo
  72. }
  73. }
  74. /* We only support RGMII (as used on the RPi4). */
  75. static int bcmgenet_interface_set(void)
  76. {
  77. int phy_mode = PHY_INTERFACE_MODE_RGMII;
  78. switch (phy_mode)
  79. {
  80. case PHY_INTERFACE_MODE_RGMII:
  81. case PHY_INTERFACE_MODE_RGMII_RXID:
  82. write32(mac_reg_base_addr + SYS_PORT_CTRL, PORT_MODE_EXT_GPHY);
  83. break;
  84. default:
  85. rt_kprintf("unknown phy mode: %d\n", mac_reg_base_addr);
  86. return -1;
  87. }
  88. return 0;
  89. }
  90. static void bcmgenet_umac_reset(void)
  91. {
  92. rt_uint32_t reg;
  93. reg = read32(mac_reg_base_addr + SYS_RBUF_FLUSH_CTRL);
  94. reg |= BIT(1);
  95. write32((mac_reg_base_addr + SYS_RBUF_FLUSH_CTRL), reg);
  96. reg &= ~BIT(1);
  97. write32((mac_reg_base_addr + SYS_RBUF_FLUSH_CTRL), reg);
  98. DELAY_MICROS(10);
  99. write32((mac_reg_base_addr + SYS_RBUF_FLUSH_CTRL), 0);
  100. DELAY_MICROS(10);
  101. write32(mac_reg_base_addr + UMAC_CMD, 0);
  102. write32(mac_reg_base_addr + UMAC_CMD, (CMD_SW_RESET | CMD_LCL_LOOP_EN));
  103. DELAY_MICROS(2);
  104. write32(mac_reg_base_addr + UMAC_CMD, 0);
  105. /* clear tx/rx counter */
  106. write32(mac_reg_base_addr + UMAC_MIB_CTRL, MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT);
  107. write32(mac_reg_base_addr + UMAC_MIB_CTRL, 0);
  108. write32(mac_reg_base_addr + UMAC_MAX_FRAME_LEN, ENET_MAX_MTU_SIZE);
  109. /* init rx registers, enable ip header optimization */
  110. reg = read32(mac_reg_base_addr + RBUF_CTRL);
  111. reg |= RBUF_ALIGN_2B;
  112. write32(mac_reg_base_addr + RBUF_CTRL, reg);
  113. write32(mac_reg_base_addr + RBUF_TBUF_SIZE_CTRL, 1);
  114. }
  115. static void bcmgenet_disable_dma(void)
  116. {
  117. rt_uint32_t tdma_reg = 0, rdma_reg = 0;
  118. tdma_reg = read32(mac_reg_base_addr + TDMA_REG_BASE + DMA_CTRL);
  119. tdma_reg &= ~(1UL << DMA_EN);
  120. write32(mac_reg_base_addr + TDMA_REG_BASE + DMA_CTRL, tdma_reg);
  121. rdma_reg = read32(mac_reg_base_addr + RDMA_REG_BASE + DMA_CTRL);
  122. rdma_reg &= ~(1UL << DMA_EN);
  123. write32(mac_reg_base_addr + RDMA_REG_BASE + DMA_CTRL, rdma_reg);
  124. write32(mac_reg_base_addr + UMAC_TX_FLUSH, 1);
  125. DELAY_MICROS(100);
  126. write32(mac_reg_base_addr + UMAC_TX_FLUSH, 0);
  127. }
  128. static void bcmgenet_enable_dma(void)
  129. {
  130. rt_uint32_t reg = 0;
  131. rt_uint32_t dma_ctrl = 0;
  132. dma_ctrl = (1 << (DEFAULT_Q + DMA_RING_BUF_EN_SHIFT)) | DMA_EN;
  133. write32(mac_reg_base_addr + TDMA_REG_BASE + DMA_CTRL, dma_ctrl);
  134. reg = read32(mac_reg_base_addr + RDMA_REG_BASE + DMA_CTRL);
  135. write32(mac_reg_base_addr + RDMA_REG_BASE + DMA_CTRL, dma_ctrl | reg);
  136. }
  137. static int bcmgenet_mdio_write(rt_uint32_t addr, rt_uint32_t reg, rt_uint32_t value)
  138. {
  139. int count = 10000;
  140. rt_uint32_t val;
  141. val = MDIO_WR | (addr << MDIO_PMD_SHIFT) | (reg << MDIO_REG_SHIFT) | (0xffff & value);
  142. write32(mac_reg_base_addr + MDIO_CMD, val);
  143. rt_uint32_t reg_val = read32(mac_reg_base_addr + MDIO_CMD);
  144. reg_val = reg_val | MDIO_START_BUSY;
  145. write32(mac_reg_base_addr + MDIO_CMD, reg_val);
  146. while ((read32(mac_reg_base_addr + MDIO_CMD) & MDIO_START_BUSY) && (--count))
  147. DELAY_MICROS(1);
  148. reg_val = read32(mac_reg_base_addr + MDIO_CMD);
  149. return reg_val & 0xffff;
  150. }
  151. static int bcmgenet_mdio_read(rt_uint32_t addr, rt_uint32_t reg)
  152. {
  153. int count = 10000;
  154. rt_uint32_t val = 0;
  155. rt_uint32_t reg_val = 0;
  156. val = MDIO_RD | (addr << MDIO_PMD_SHIFT) | (reg << MDIO_REG_SHIFT);
  157. write32(mac_reg_base_addr + MDIO_CMD, val);
  158. reg_val = read32(mac_reg_base_addr + MDIO_CMD);
  159. reg_val = reg_val | MDIO_START_BUSY;
  160. write32(mac_reg_base_addr + MDIO_CMD, reg_val);
  161. while ((read32(mac_reg_base_addr + MDIO_CMD) & MDIO_START_BUSY) && (--count))
  162. DELAY_MICROS(1);
  163. reg_val = read32(mac_reg_base_addr + MDIO_CMD);
  164. return reg_val & 0xffff;
  165. }
  166. static int bcmgenet_gmac_write_hwaddr(void)
  167. {
  168. rt_uint8_t addr[6];
  169. rt_uint32_t reg;
  170. bcm271x_mbox_hardware_get_mac_address(&addr[0]);
  171. reg = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  172. write32(mac_reg_base_addr + UMAC_MAC0, reg);
  173. reg = addr[4] << 8 | addr[5];
  174. write32(mac_reg_base_addr + UMAC_MAC1, reg);
  175. return 0;
  176. }
  177. static int get_ethernet_uid(void)
  178. {
  179. rt_uint32_t uid_high = 0;
  180. rt_uint32_t uid_low = 0;
  181. rt_uint32_t uid = 0;
  182. uid_high = bcmgenet_mdio_read(1, BCM54213PE_PHY_IDENTIFIER_HIGH);
  183. uid_low = bcmgenet_mdio_read(1, BCM54213PE_PHY_IDENTIFIER_LOW);
  184. uid = (uid_high << 16 | uid_low);
  185. if (BCM54213PE_VERSION_B1 == uid)
  186. {
  187. LOG_I("version is B1\n");
  188. }
  189. return uid;
  190. }
  191. static void bcmgenet_mdio_init(void)
  192. {
  193. rt_uint32_t ret = 0;
  194. /*get ethernet uid*/
  195. ret = get_ethernet_uid();
  196. if (ret == 0) return;
  197. /* reset phy */
  198. bcmgenet_mdio_write(1, BCM54213PE_MII_CONTROL, MII_CONTROL_PHY_RESET);
  199. /* read control reg */
  200. bcmgenet_mdio_read(1, BCM54213PE_MII_CONTROL);
  201. /* reset phy again */
  202. bcmgenet_mdio_write(1, BCM54213PE_MII_CONTROL, MII_CONTROL_PHY_RESET);
  203. /* read control reg */
  204. bcmgenet_mdio_read(1, BCM54213PE_MII_CONTROL);
  205. /* read status reg */
  206. bcmgenet_mdio_read(1, BCM54213PE_MII_STATUS);
  207. /* read status reg */
  208. bcmgenet_mdio_read(1, BCM54213PE_IEEE_EXTENDED_STATUS);
  209. bcmgenet_mdio_read(1, BCM54213PE_AUTO_NEGOTIATION_ADV);
  210. bcmgenet_mdio_read(1, BCM54213PE_MII_STATUS);
  211. bcmgenet_mdio_read(1, BCM54213PE_CONTROL);
  212. /* half full duplex capability */
  213. bcmgenet_mdio_write(1, BCM54213PE_CONTROL, (CONTROL_HALF_DUPLEX_CAPABILITY | CONTROL_FULL_DUPLEX_CAPABILITY));
  214. bcmgenet_mdio_read(1, BCM54213PE_MII_CONTROL);
  215. /* set mii control */
  216. bcmgenet_mdio_write(1, BCM54213PE_MII_CONTROL, (MII_CONTROL_AUTO_NEGOTIATION_ENABLED | MII_CONTROL_AUTO_NEGOTIATION_RESTART | MII_CONTROL_PHY_FULL_DUPLEX | MII_CONTROL_SPEED_SELECTION));
  217. }
  218. static void rx_ring_init(void)
  219. {
  220. write32(mac_reg_base_addr + RDMA_REG_BASE + DMA_SCB_BURST_SIZE, DMA_MAX_BURST_LENGTH);
  221. write32(mac_reg_base_addr + RDMA_RING_REG_BASE + DMA_START_ADDR, 0x0);
  222. write32(mac_reg_base_addr + RDMA_READ_PTR, 0x0);
  223. write32(mac_reg_base_addr + RDMA_WRITE_PTR, 0x0);
  224. write32(mac_reg_base_addr + RDMA_RING_REG_BASE + DMA_END_ADDR, RX_DESCS * DMA_DESC_SIZE / 4 - 1);
  225. write32(mac_reg_base_addr + RDMA_PROD_INDEX, 0x0);
  226. write32(mac_reg_base_addr + RDMA_CONS_INDEX, 0x0);
  227. write32(mac_reg_base_addr + RDMA_RING_REG_BASE + DMA_RING_BUF_SIZE, (RX_DESCS << DMA_RING_SIZE_SHIFT) | RX_BUF_LENGTH);
  228. write32(mac_reg_base_addr + RDMA_XON_XOFF_THRESH, DMA_FC_THRESH_VALUE);
  229. write32(mac_reg_base_addr + RDMA_REG_BASE + DMA_RING_CFG, 1 << DEFAULT_Q);
  230. }
  231. static void tx_ring_init(void)
  232. {
  233. write32(mac_reg_base_addr + TDMA_REG_BASE + DMA_SCB_BURST_SIZE, DMA_MAX_BURST_LENGTH);
  234. write32(mac_reg_base_addr + TDMA_RING_REG_BASE + DMA_START_ADDR, 0x0);
  235. write32(mac_reg_base_addr + TDMA_READ_PTR, 0x0);
  236. write32(mac_reg_base_addr + TDMA_READ_PTR, 0x0);
  237. write32(mac_reg_base_addr + TDMA_READ_PTR, 0x0);
  238. write32(mac_reg_base_addr + TDMA_WRITE_PTR, 0x0);
  239. write32(mac_reg_base_addr + TDMA_RING_REG_BASE + DMA_END_ADDR, TX_DESCS * DMA_DESC_SIZE / 4 - 1);
  240. write32(mac_reg_base_addr + TDMA_PROD_INDEX, 0x0);
  241. write32(mac_reg_base_addr + TDMA_CONS_INDEX, 0x0);
  242. write32(mac_reg_base_addr + TDMA_RING_REG_BASE + DMA_MBUF_DONE_THRESH, 0x1);
  243. write32(mac_reg_base_addr + TDMA_FLOW_PERIOD, 0x0);
  244. write32(mac_reg_base_addr + TDMA_RING_REG_BASE + DMA_RING_BUF_SIZE, (TX_DESCS << DMA_RING_SIZE_SHIFT) | RX_BUF_LENGTH);
  245. write32(mac_reg_base_addr + TDMA_REG_BASE + DMA_RING_CFG, 1 << DEFAULT_Q);
  246. }
  247. static void rx_descs_init(void)
  248. {
  249. char *rxbuffs = (char *)RECV_DATA_NO_CACHE;
  250. rt_uint32_t len_stat, i;
  251. void *desc_base = (void *)RX_DESC_BASE;
  252. len_stat = (RX_BUF_LENGTH << DMA_BUFLENGTH_SHIFT) | DMA_OWN;
  253. for (i = 0; i < RX_DESCS; i++)
  254. {
  255. write32((desc_base + i * DMA_DESC_SIZE + DMA_DESC_ADDRESS_LO), lower_32_bits((uintptr_t)&rxbuffs[i * RX_BUF_LENGTH]));
  256. write32((desc_base + i * DMA_DESC_SIZE + DMA_DESC_ADDRESS_HI), upper_32_bits((uintptr_t)&rxbuffs[i * RX_BUF_LENGTH]));
  257. write32((desc_base + i * DMA_DESC_SIZE + DMA_DESC_LENGTH_STATUS), len_stat);
  258. }
  259. }
  260. static int bcmgenet_adjust_link(void)
  261. {
  262. rt_uint32_t speed;
  263. rt_uint32_t phy_dev_speed = link_speed;
  264. switch (phy_dev_speed)
  265. {
  266. case SPEED_1000:
  267. speed = UMAC_SPEED_1000;
  268. break;
  269. case SPEED_100:
  270. speed = UMAC_SPEED_100;
  271. break;
  272. case SPEED_10:
  273. speed = UMAC_SPEED_10;
  274. break;
  275. default:
  276. rt_kprintf("bcmgenet: Unsupported PHY speed: %d\n", phy_dev_speed);
  277. return -1;
  278. }
  279. rt_uint32_t reg1 = read32(mac_reg_base_addr + EXT_RGMII_OOB_CTRL);
  280. //reg1 &= ~(1UL << OOB_DISABLE);
  281. //rt_kprintf("OOB_DISABLE is %d\n", OOB_DISABLE);
  282. reg1 |= (RGMII_LINK | RGMII_MODE_EN | ID_MODE_DIS);
  283. write32(mac_reg_base_addr + EXT_RGMII_OOB_CTRL, reg1);
  284. DELAY_MICROS(1000);
  285. write32(mac_reg_base_addr + UMAC_CMD, speed << CMD_SPEED_SHIFT);
  286. return 0;
  287. }
  288. void link_irq(void *param)
  289. {
  290. if ((bcmgenet_mdio_read(1, BCM54213PE_MII_STATUS) & MII_STATUS_LINK_UP) != 0)
  291. {
  292. rt_sem_release(&link_ack);
  293. }
  294. }
  295. static int bcmgenet_gmac_eth_start(void)
  296. {
  297. rt_uint32_t ret;
  298. rt_uint32_t count = 10000;
  299. bcmgenet_umac_reset();
  300. bcmgenet_gmac_write_hwaddr();
  301. /* Disable RX/TX DMA and flush TX queues */
  302. bcmgenet_disable_dma();
  303. rx_ring_init();
  304. rx_descs_init();
  305. tx_ring_init();
  306. /* Enable RX/TX DMA */
  307. bcmgenet_enable_dma();
  308. /* Update MAC registers based on PHY property */
  309. ret = bcmgenet_adjust_link();
  310. if(ret)
  311. {
  312. rt_kprintf("bcmgenet: adjust PHY link failed: %d\n", ret);
  313. return ret;
  314. }
  315. /* wait tx index clear */
  316. while ((read32(mac_reg_base_addr + TDMA_CONS_INDEX) != 0) && (--count))
  317. DELAY_MICROS(1);
  318. tx_index = read32(mac_reg_base_addr + TDMA_CONS_INDEX);
  319. write32(mac_reg_base_addr + TDMA_PROD_INDEX, tx_index);
  320. index_flag = read32(mac_reg_base_addr + RDMA_PROD_INDEX);
  321. rx_index = index_flag % 256;
  322. write32(mac_reg_base_addr + RDMA_CONS_INDEX, index_flag);
  323. write32(mac_reg_base_addr + RDMA_PROD_INDEX, index_flag);
  324. /* Enable Rx/Tx */
  325. rt_uint32_t rx_tx_en;
  326. rx_tx_en = read32(mac_reg_base_addr + UMAC_CMD);
  327. rx_tx_en |= (CMD_TX_EN | CMD_RX_EN);
  328. write32(mac_reg_base_addr + UMAC_CMD, rx_tx_en);
  329. // eanble IRQ for TxDMA done and RxDMA done
  330. write32(mac_reg_base_addr + GENET_INTRL2_CPU_CLEAR_MASK, GENET_IRQ_TXDMA_DONE | GENET_IRQ_RXDMA_DONE);
  331. return 0;
  332. }
  333. static rt_uint32_t prev_recv_cnt = 0;
  334. static rt_uint32_t cur_recv_cnt = 0;
  335. static rt_uint32_t bcmgenet_gmac_eth_recv(rt_uint8_t **packetp)
  336. {
  337. void* desc_base;
  338. rt_uint32_t length = 0;
  339. size_t addr = 0;
  340. rt_uint32_t prod_index = read32(mac_reg_base_addr + RDMA_PROD_INDEX);
  341. //get next
  342. if(prod_index == index_flag)
  343. {
  344. cur_recv_cnt = index_flag;
  345. index_flag = 0x7fffffff;
  346. //no buff
  347. return 0;
  348. }
  349. else
  350. {
  351. if(prev_recv_cnt == (prod_index & 0xffffUL))
  352. {
  353. return 0;
  354. }
  355. desc_base = RX_DESC_BASE + rx_index * DMA_DESC_SIZE;
  356. length = read32(desc_base + DMA_DESC_LENGTH_STATUS);
  357. length = (length >> DMA_BUFLENGTH_SHIFT) & DMA_BUFLENGTH_MASK;
  358. addr = read32(desc_base + DMA_DESC_ADDRESS_LO);
  359. /* To cater for the IP headepr alignment the hardware does.
  360. * This would actually not be needed if we don't program
  361. * RBUF_ALIGN_2B
  362. */
  363. *packetp = (rt_uint8_t *)(addr + RX_BUF_OFFSET);
  364. rx_index = rx_index + 1;
  365. if(rx_index >= 256)
  366. {
  367. rx_index = 0;
  368. }
  369. write32(mac_reg_base_addr + RDMA_CONS_INDEX, cur_recv_cnt);
  370. cur_recv_cnt = cur_recv_cnt + 1;
  371. if(cur_recv_cnt > 0xffff)
  372. {
  373. cur_recv_cnt = 0;
  374. }
  375. prev_recv_cnt = cur_recv_cnt;
  376. return length;
  377. }
  378. }
  379. static int bcmgenet_gmac_eth_send(void *packet, int length)
  380. {
  381. rt_ubase_t level;
  382. void *desc_base = (TX_DESC_BASE + tx_index * DMA_DESC_SIZE);
  383. rt_uint32_t len_stat = length << DMA_BUFLENGTH_SHIFT;
  384. rt_uint32_t prod_index, cons;
  385. rt_uint32_t tries = 100;
  386. prod_index = read32(mac_reg_base_addr + TDMA_PROD_INDEX);
  387. len_stat |= 0x3F << DMA_TX_QTAG_SHIFT;
  388. len_stat |= DMA_TX_APPEND_CRC | DMA_SOP | DMA_EOP;
  389. write32((desc_base + DMA_DESC_ADDRESS_LO), SEND_DATA_NO_CACHE);
  390. write32((desc_base + DMA_DESC_ADDRESS_HI), 0);
  391. write32((desc_base + DMA_DESC_LENGTH_STATUS), len_stat);
  392. tx_index = tx_index == 255? 0 : tx_index + 1;
  393. prod_index = prod_index + 1;
  394. if (prod_index == 0xe000)
  395. {
  396. write32(mac_reg_base_addr + TDMA_PROD_INDEX, 0);
  397. prod_index = 0;
  398. }
  399. /* Start Transmisson */
  400. write32(mac_reg_base_addr + TDMA_PROD_INDEX, prod_index);
  401. level = rt_hw_interrupt_disable();
  402. do
  403. {
  404. cons = read32(mac_reg_base_addr + TDMA_CONS_INDEX);
  405. } while ((cons & 0xffff) < prod_index && --tries);
  406. rt_hw_interrupt_enable(level);
  407. if (!tries)
  408. {
  409. rt_kprintf("send err! tries is %d\n", tries);
  410. return -1;
  411. }
  412. return 0;
  413. }
  414. static void link_task_entry(void *param)
  415. {
  416. struct eth_device *eth_device = (struct eth_device *)param;
  417. RT_ASSERT(eth_device != RT_NULL);
  418. struct rt_eth_dev *dev = &eth_dev;
  419. //start mdio
  420. bcmgenet_mdio_init();
  421. //start timer link
  422. rt_timer_init(&dev->link_timer, "link_timer",
  423. link_irq,
  424. NULL,
  425. 100,
  426. RT_TIMER_FLAG_PERIODIC);
  427. rt_timer_start(&dev->link_timer);
  428. //link wait forever
  429. rt_sem_take(&link_ack, RT_WAITING_FOREVER);
  430. eth_device_linkchange(&eth_dev.parent, RT_TRUE); //link up
  431. rt_timer_stop(&dev->link_timer);
  432. //set mac
  433. // bcmgenet_gmac_write_hwaddr();
  434. bcmgenet_gmac_write_hwaddr();
  435. //check link speed
  436. if ((bcmgenet_mdio_read(1, BCM54213PE_STATUS) & (1 << 10)) || (bcmgenet_mdio_read(1, BCM54213PE_STATUS) & (1 << 11)))
  437. {
  438. link_speed = 1000;
  439. rt_kprintf("Support link mode Speed 1000M\n");
  440. }
  441. else if ((bcmgenet_mdio_read(1, 0x05) & (1 << 7)) || (bcmgenet_mdio_read(1, 0x05) & (1 << 8)) || (bcmgenet_mdio_read(1, 0x05) & (1 << 9)))
  442. {
  443. link_speed = 100;
  444. rt_kprintf("Support link mode Speed 100M\n");
  445. }
  446. else
  447. {
  448. link_speed = 10;
  449. rt_kprintf("Support link mode Speed 10M\n");
  450. }
  451. bcmgenet_gmac_eth_start();
  452. rt_hw_interrupt_install(ETH_IRQ, eth_rx_irq, NULL, "eth_irq");
  453. rt_hw_interrupt_umask(ETH_IRQ);
  454. link_flag = 1;
  455. }
  456. static rt_err_t bcmgenet_eth_init(rt_device_t device)
  457. {
  458. rt_uint32_t ret = 0;
  459. rt_uint32_t hw_reg = 0;
  460. /* Read GENET HW version */
  461. rt_uint8_t major = 0;
  462. hw_reg = read32(mac_reg_base_addr + SYS_REV_CTRL);
  463. major = (hw_reg >> 24) & 0x0f;
  464. if (major != 6)
  465. {
  466. if (major == 5)
  467. major = 4;
  468. else if (major == 0)
  469. major = 1;
  470. rt_kprintf("Uns upported GENETv%d.%d\n", major, (hw_reg >> 16) & 0x0f);
  471. return -RT_ERROR;
  472. }
  473. /* set interface */
  474. ret = bcmgenet_interface_set();
  475. if (ret)
  476. {
  477. return ret;
  478. }
  479. /* rbuf clear */
  480. write32(mac_reg_base_addr + SYS_RBUF_FLUSH_CTRL, 0);
  481. /* disable MAC while updating its registers */
  482. write32(mac_reg_base_addr + UMAC_CMD, 0);
  483. /* issue soft reset with (rg)mii loopback to ensure a stable rxclk */
  484. write32(mac_reg_base_addr + UMAC_CMD, CMD_SW_RESET | CMD_LCL_LOOP_EN);
  485. link_thread_tid = rt_thread_create("link", link_task_entry, (void *)device,
  486. LINK_THREAD_STACK_SIZE,
  487. LINK_THREAD_PRIORITY, LINK_THREAD_TIMESLICE);
  488. if (link_thread_tid != RT_NULL)
  489. rt_thread_startup(link_thread_tid);
  490. return RT_EOK;
  491. }
  492. static rt_err_t bcmgenet_eth_control(rt_device_t dev, int cmd, void *args)
  493. {
  494. switch (cmd)
  495. {
  496. case NIOCTL_GADDR:
  497. if (args)
  498. rt_memcpy(args, eth_dev.dev_addr, 6);
  499. else
  500. return -RT_ERROR;
  501. break;
  502. default:
  503. break;
  504. }
  505. return RT_EOK;
  506. }
  507. rt_err_t rt_eth_tx(rt_device_t device, struct pbuf *p)
  508. {
  509. int copy_len = 0;
  510. /* lock eth device */
  511. if (link_flag != 1)
  512. {
  513. rt_kprintf("link disconnected\n");
  514. return -RT_ERROR;
  515. }
  516. copy_len = pbuf_copy_partial(p, eth_send_no_cache, p->tot_len, 0);
  517. if (copy_len == 0)
  518. {
  519. rt_kprintf("copy len is zero\n");
  520. return -RT_ERROR;
  521. }
  522. bcmgenet_gmac_eth_send((void *)eth_send_no_cache, p->tot_len);
  523. return RT_EOK;
  524. }
  525. struct pbuf *rt_eth_rx(rt_device_t device)
  526. {
  527. int recv_len = 0;
  528. size_t addr_point;
  529. struct pbuf *pbuf = RT_NULL;
  530. if (link_flag != 1)
  531. {
  532. return RT_NULL;
  533. }
  534. recv_len = bcmgenet_gmac_eth_recv((rt_uint8_t **)&addr_point);
  535. if (recv_len > 0)
  536. {
  537. pbuf = pbuf_alloc(PBUF_LINK, ENET_FRAME_MAX_FRAMELEN, PBUF_POOL);
  538. if (pbuf != RT_NULL)
  539. {
  540. //calc offset
  541. addr_point= (size_t)(addr_point+ (eth_recv_no_cache - RECV_DATA_NO_CACHE));
  542. rt_memcpy(pbuf->payload, (char *)addr_point, recv_len);
  543. }
  544. }
  545. return pbuf;
  546. }
  547. int rt_hw_eth_init(void)
  548. {
  549. rt_uint8_t mac_addr[6];
  550. rt_sem_init(&link_ack, "link_ack", 0, RT_IPC_FLAG_FIFO);
  551. memset(&eth_dev, 0, sizeof(eth_dev));
  552. memset((void *)eth_send_no_cache, 0, sizeof(DMA_DISC_ADDR_SIZE));
  553. memset((void *)eth_recv_no_cache, 0, sizeof(DMA_DISC_ADDR_SIZE));
  554. bcm271x_mbox_hardware_get_mac_address(&mac_addr[0]);
  555. eth_dev.iobase = mac_reg_base_addr;
  556. eth_dev.name = "e0";
  557. eth_dev.dev_addr[0] = mac_addr[0];
  558. eth_dev.dev_addr[1] = mac_addr[1];
  559. eth_dev.dev_addr[2] = mac_addr[2];
  560. eth_dev.dev_addr[3] = mac_addr[3];
  561. eth_dev.dev_addr[4] = mac_addr[4];
  562. eth_dev.dev_addr[5] = mac_addr[5];
  563. eth_dev.parent.parent.type = RT_Device_Class_NetIf;
  564. eth_dev.parent.parent.init = bcmgenet_eth_init;
  565. eth_dev.parent.parent.open = RT_NULL;
  566. eth_dev.parent.parent.close = RT_NULL;
  567. eth_dev.parent.parent.read = RT_NULL;
  568. eth_dev.parent.parent.write = RT_NULL;
  569. eth_dev.parent.parent.control = bcmgenet_eth_control;
  570. eth_dev.parent.parent.user_data = RT_NULL;
  571. eth_dev.parent.eth_tx = rt_eth_tx;
  572. eth_dev.parent.eth_rx = rt_eth_rx;
  573. eth_device_init(&(eth_dev.parent), "e0");
  574. eth_device_linkchange(&eth_dev.parent, RT_FALSE); //link down
  575. return 0;
  576. }
  577. INIT_COMPONENT_EXPORT(rt_hw_eth_init);