AT91SAM7X256.h 205 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914
  1. // ----------------------------------------------------------------------------
  2. // ATMEL Microcontroller Software Support - ROUSSET -
  3. // ----------------------------------------------------------------------------
  4. // Copyright (c) 2006, Atmel Corporation
  5. //
  6. // All rights reserved.
  7. //
  8. // Redistribution and use in source and binary forms, with or without
  9. // modification, are permitted provided that the following conditions are met:
  10. //
  11. // - Redistributions of source code must retain the above copyright notice,
  12. // this list of conditions and the disclaimer below.
  13. //
  14. // Atmel's name may not be used to endorse or promote products derived from
  15. // this software without specific prior written permission.
  16. //
  17. // DISCLAIMER: THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR
  18. // IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  19. // MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
  20. // DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,
  21. // INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  22. // LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,
  23. // OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  24. // LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  25. // NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
  26. // EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  27. // ----------------------------------------------------------------------------
  28. // File Name : AT91SAM7X256.h
  29. // Object : AT91SAM7X256 definitions
  30. // Generated : AT91 SW Application Group 07/07/2008 (16:15:32)
  31. //
  32. // CVS Reference : /AT91SAM7X256.pl/1.16/Wed Aug 30 14:09:12 2006//
  33. // CVS Reference : /SYS_SAM7X.pl/1.3/Wed Feb 2 15:48:15 2005//
  34. // CVS Reference : /MC_SAM7X.pl/1.2/Fri May 20 14:22:29 2005//
  35. // CVS Reference : /PMC_SAM7X.pl/1.4/Tue Feb 8 14:00:19 2005//
  36. // CVS Reference : /RSTC_SAM7X.pl/1.2/Wed Jul 13 15:25:17 2005//
  37. // CVS Reference : /UDP_6ept.pl/1.1/Wed Aug 30 10:56:49 2006//
  38. // CVS Reference : /PWM_SAM7X.pl/1.1/Tue May 10 12:38:54 2005//
  39. // CVS Reference : /AIC_6075B.pl/1.3/Fri May 20 14:21:42 2005//
  40. // CVS Reference : /PIO_6057A.pl/1.2/Thu Feb 3 10:29:42 2005//
  41. // CVS Reference : /RTTC_6081A.pl/1.2/Thu Nov 4 13:57:22 2004//
  42. // CVS Reference : /PITC_6079A.pl/1.2/Thu Nov 4 13:56:22 2004//
  43. // CVS Reference : /WDTC_6080A.pl/1.3/Thu Nov 4 13:58:52 2004//
  44. // CVS Reference : /VREG_6085B.pl/1.1/Tue Feb 1 16:40:38 2005//
  45. // CVS Reference : /PDC_6074C.pl/1.2/Thu Feb 3 09:02:11 2005//
  46. // CVS Reference : /DBGU_6059D.pl/1.1/Mon Jan 31 13:54:41 2005//
  47. // CVS Reference : /SPI_6088D.pl/1.3/Fri May 20 14:23:02 2005//
  48. // CVS Reference : /US_6089C.pl/1.1/Mon Jan 31 13:56:02 2005//
  49. // CVS Reference : /SSC_6078B.pl/1.2/Wed Apr 16 08:28:18 2008//
  50. // CVS Reference : /TWI_6061A.pl/1.2/Fri Oct 27 11:40:48 2006//
  51. // CVS Reference : /TC_6082A.pl/1.7/Wed Mar 9 16:31:51 2005//
  52. // CVS Reference : /CAN_6019B.pl/1.1/Mon Jan 31 13:54:30 2005//
  53. // CVS Reference : /EMACB_6119A.pl/1.6/Wed Jul 13 15:25:00 2005//
  54. // CVS Reference : /ADC_6051C.pl/1.1/Mon Jan 31 13:12:40 2005//
  55. // ----------------------------------------------------------------------------
  56. #ifndef AT91SAM7X256_H
  57. #define AT91SAM7X256_H
  58. #ifndef __ASSEMBLY__
  59. typedef volatile unsigned int AT91_REG;// Hardware register definition
  60. #define AT91_CAST(a) (a)
  61. #else
  62. #define AT91_CAST(a)
  63. #endif
  64. // *****************************************************************************
  65. // SOFTWARE API DEFINITION FOR System Peripherals
  66. // *****************************************************************************
  67. #ifndef __ASSEMBLY__
  68. typedef struct _AT91S_SYS {
  69. AT91_REG AIC_SMR[32]; // Source Mode Register
  70. AT91_REG AIC_SVR[32]; // Source Vector Register
  71. AT91_REG AIC_IVR; // IRQ Vector Register
  72. AT91_REG AIC_FVR; // FIQ Vector Register
  73. AT91_REG AIC_ISR; // Interrupt Status Register
  74. AT91_REG AIC_IPR; // Interrupt Pending Register
  75. AT91_REG AIC_IMR; // Interrupt Mask Register
  76. AT91_REG AIC_CISR; // Core Interrupt Status Register
  77. AT91_REG Reserved0[2]; //
  78. AT91_REG AIC_IECR; // Interrupt Enable Command Register
  79. AT91_REG AIC_IDCR; // Interrupt Disable Command Register
  80. AT91_REG AIC_ICCR; // Interrupt Clear Command Register
  81. AT91_REG AIC_ISCR; // Interrupt Set Command Register
  82. AT91_REG AIC_EOICR; // End of Interrupt Command Register
  83. AT91_REG AIC_SPU; // Spurious Vector Register
  84. AT91_REG AIC_DCR; // Debug Control Register (Protect)
  85. AT91_REG Reserved1[1]; //
  86. AT91_REG AIC_FFER; // Fast Forcing Enable Register
  87. AT91_REG AIC_FFDR; // Fast Forcing Disable Register
  88. AT91_REG AIC_FFSR; // Fast Forcing Status Register
  89. AT91_REG Reserved2[45]; //
  90. AT91_REG DBGU_CR; // Control Register
  91. AT91_REG DBGU_MR; // Mode Register
  92. AT91_REG DBGU_IER; // Interrupt Enable Register
  93. AT91_REG DBGU_IDR; // Interrupt Disable Register
  94. AT91_REG DBGU_IMR; // Interrupt Mask Register
  95. AT91_REG DBGU_CSR; // Channel Status Register
  96. AT91_REG DBGU_RHR; // Receiver Holding Register
  97. AT91_REG DBGU_THR; // Transmitter Holding Register
  98. AT91_REG DBGU_BRGR; // Baud Rate Generator Register
  99. AT91_REG Reserved3[7]; //
  100. AT91_REG DBGU_CIDR; // Chip ID Register
  101. AT91_REG DBGU_EXID; // Chip ID Extension Register
  102. AT91_REG DBGU_FNTR; // Force NTRST Register
  103. AT91_REG Reserved4[45]; //
  104. AT91_REG DBGU_RPR; // Receive Pointer Register
  105. AT91_REG DBGU_RCR; // Receive Counter Register
  106. AT91_REG DBGU_TPR; // Transmit Pointer Register
  107. AT91_REG DBGU_TCR; // Transmit Counter Register
  108. AT91_REG DBGU_RNPR; // Receive Next Pointer Register
  109. AT91_REG DBGU_RNCR; // Receive Next Counter Register
  110. AT91_REG DBGU_TNPR; // Transmit Next Pointer Register
  111. AT91_REG DBGU_TNCR; // Transmit Next Counter Register
  112. AT91_REG DBGU_PTCR; // PDC Transfer Control Register
  113. AT91_REG DBGU_PTSR; // PDC Transfer Status Register
  114. AT91_REG Reserved5[54]; //
  115. AT91_REG PIOA_PER; // PIO Enable Register
  116. AT91_REG PIOA_PDR; // PIO Disable Register
  117. AT91_REG PIOA_PSR; // PIO Status Register
  118. AT91_REG Reserved6[1]; //
  119. AT91_REG PIOA_OER; // Output Enable Register
  120. AT91_REG PIOA_ODR; // Output Disable Registerr
  121. AT91_REG PIOA_OSR; // Output Status Register
  122. AT91_REG Reserved7[1]; //
  123. AT91_REG PIOA_IFER; // Input Filter Enable Register
  124. AT91_REG PIOA_IFDR; // Input Filter Disable Register
  125. AT91_REG PIOA_IFSR; // Input Filter Status Register
  126. AT91_REG Reserved8[1]; //
  127. AT91_REG PIOA_SODR; // Set Output Data Register
  128. AT91_REG PIOA_CODR; // Clear Output Data Register
  129. AT91_REG PIOA_ODSR; // Output Data Status Register
  130. AT91_REG PIOA_PDSR; // Pin Data Status Register
  131. AT91_REG PIOA_IER; // Interrupt Enable Register
  132. AT91_REG PIOA_IDR; // Interrupt Disable Register
  133. AT91_REG PIOA_IMR; // Interrupt Mask Register
  134. AT91_REG PIOA_ISR; // Interrupt Status Register
  135. AT91_REG PIOA_MDER; // Multi-driver Enable Register
  136. AT91_REG PIOA_MDDR; // Multi-driver Disable Register
  137. AT91_REG PIOA_MDSR; // Multi-driver Status Register
  138. AT91_REG Reserved9[1]; //
  139. AT91_REG PIOA_PPUDR; // Pull-up Disable Register
  140. AT91_REG PIOA_PPUER; // Pull-up Enable Register
  141. AT91_REG PIOA_PPUSR; // Pull-up Status Register
  142. AT91_REG Reserved10[1]; //
  143. AT91_REG PIOA_ASR; // Select A Register
  144. AT91_REG PIOA_BSR; // Select B Register
  145. AT91_REG PIOA_ABSR; // AB Select Status Register
  146. AT91_REG Reserved11[9]; //
  147. AT91_REG PIOA_OWER; // Output Write Enable Register
  148. AT91_REG PIOA_OWDR; // Output Write Disable Register
  149. AT91_REG PIOA_OWSR; // Output Write Status Register
  150. AT91_REG Reserved12[85]; //
  151. AT91_REG PIOB_PER; // PIO Enable Register
  152. AT91_REG PIOB_PDR; // PIO Disable Register
  153. AT91_REG PIOB_PSR; // PIO Status Register
  154. AT91_REG Reserved13[1]; //
  155. AT91_REG PIOB_OER; // Output Enable Register
  156. AT91_REG PIOB_ODR; // Output Disable Registerr
  157. AT91_REG PIOB_OSR; // Output Status Register
  158. AT91_REG Reserved14[1]; //
  159. AT91_REG PIOB_IFER; // Input Filter Enable Register
  160. AT91_REG PIOB_IFDR; // Input Filter Disable Register
  161. AT91_REG PIOB_IFSR; // Input Filter Status Register
  162. AT91_REG Reserved15[1]; //
  163. AT91_REG PIOB_SODR; // Set Output Data Register
  164. AT91_REG PIOB_CODR; // Clear Output Data Register
  165. AT91_REG PIOB_ODSR; // Output Data Status Register
  166. AT91_REG PIOB_PDSR; // Pin Data Status Register
  167. AT91_REG PIOB_IER; // Interrupt Enable Register
  168. AT91_REG PIOB_IDR; // Interrupt Disable Register
  169. AT91_REG PIOB_IMR; // Interrupt Mask Register
  170. AT91_REG PIOB_ISR; // Interrupt Status Register
  171. AT91_REG PIOB_MDER; // Multi-driver Enable Register
  172. AT91_REG PIOB_MDDR; // Multi-driver Disable Register
  173. AT91_REG PIOB_MDSR; // Multi-driver Status Register
  174. AT91_REG Reserved16[1]; //
  175. AT91_REG PIOB_PPUDR; // Pull-up Disable Register
  176. AT91_REG PIOB_PPUER; // Pull-up Enable Register
  177. AT91_REG PIOB_PPUSR; // Pull-up Status Register
  178. AT91_REG Reserved17[1]; //
  179. AT91_REG PIOB_ASR; // Select A Register
  180. AT91_REG PIOB_BSR; // Select B Register
  181. AT91_REG PIOB_ABSR; // AB Select Status Register
  182. AT91_REG Reserved18[9]; //
  183. AT91_REG PIOB_OWER; // Output Write Enable Register
  184. AT91_REG PIOB_OWDR; // Output Write Disable Register
  185. AT91_REG PIOB_OWSR; // Output Write Status Register
  186. AT91_REG Reserved19[341]; //
  187. AT91_REG PMC_SCER; // System Clock Enable Register
  188. AT91_REG PMC_SCDR; // System Clock Disable Register
  189. AT91_REG PMC_SCSR; // System Clock Status Register
  190. AT91_REG Reserved20[1]; //
  191. AT91_REG PMC_PCER; // Peripheral Clock Enable Register
  192. AT91_REG PMC_PCDR; // Peripheral Clock Disable Register
  193. AT91_REG PMC_PCSR; // Peripheral Clock Status Register
  194. AT91_REG Reserved21[1]; //
  195. AT91_REG PMC_MOR; // Main Oscillator Register
  196. AT91_REG PMC_MCFR; // Main Clock Frequency Register
  197. AT91_REG Reserved22[1]; //
  198. AT91_REG PMC_PLLR; // PLL Register
  199. AT91_REG PMC_MCKR; // Master Clock Register
  200. AT91_REG Reserved23[3]; //
  201. AT91_REG PMC_PCKR[4]; // Programmable Clock Register
  202. AT91_REG Reserved24[4]; //
  203. AT91_REG PMC_IER; // Interrupt Enable Register
  204. AT91_REG PMC_IDR; // Interrupt Disable Register
  205. AT91_REG PMC_SR; // Status Register
  206. AT91_REG PMC_IMR; // Interrupt Mask Register
  207. AT91_REG Reserved25[36]; //
  208. AT91_REG RSTC_RCR; // Reset Control Register
  209. AT91_REG RSTC_RSR; // Reset Status Register
  210. AT91_REG RSTC_RMR; // Reset Mode Register
  211. AT91_REG Reserved26[5]; //
  212. AT91_REG RTTC_RTMR; // Real-time Mode Register
  213. AT91_REG RTTC_RTAR; // Real-time Alarm Register
  214. AT91_REG RTTC_RTVR; // Real-time Value Register
  215. AT91_REG RTTC_RTSR; // Real-time Status Register
  216. AT91_REG PITC_PIMR; // Period Interval Mode Register
  217. AT91_REG PITC_PISR; // Period Interval Status Register
  218. AT91_REG PITC_PIVR; // Period Interval Value Register
  219. AT91_REG PITC_PIIR; // Period Interval Image Register
  220. AT91_REG WDTC_WDCR; // Watchdog Control Register
  221. AT91_REG WDTC_WDMR; // Watchdog Mode Register
  222. AT91_REG WDTC_WDSR; // Watchdog Status Register
  223. AT91_REG Reserved27[5]; //
  224. AT91_REG VREG_MR; // Voltage Regulator Mode Register
  225. } AT91S_SYS, *AT91PS_SYS;
  226. #else
  227. #endif
  228. // *****************************************************************************
  229. // SOFTWARE API DEFINITION FOR Advanced Interrupt Controller
  230. // *****************************************************************************
  231. #ifndef __ASSEMBLY__
  232. typedef struct _AT91S_AIC {
  233. AT91_REG AIC_SMR[32]; // Source Mode Register
  234. AT91_REG AIC_SVR[32]; // Source Vector Register
  235. AT91_REG AIC_IVR; // IRQ Vector Register
  236. AT91_REG AIC_FVR; // FIQ Vector Register
  237. AT91_REG AIC_ISR; // Interrupt Status Register
  238. AT91_REG AIC_IPR; // Interrupt Pending Register
  239. AT91_REG AIC_IMR; // Interrupt Mask Register
  240. AT91_REG AIC_CISR; // Core Interrupt Status Register
  241. AT91_REG Reserved0[2]; //
  242. AT91_REG AIC_IECR; // Interrupt Enable Command Register
  243. AT91_REG AIC_IDCR; // Interrupt Disable Command Register
  244. AT91_REG AIC_ICCR; // Interrupt Clear Command Register
  245. AT91_REG AIC_ISCR; // Interrupt Set Command Register
  246. AT91_REG AIC_EOICR; // End of Interrupt Command Register
  247. AT91_REG AIC_SPU; // Spurious Vector Register
  248. AT91_REG AIC_DCR; // Debug Control Register (Protect)
  249. AT91_REG Reserved1[1]; //
  250. AT91_REG AIC_FFER; // Fast Forcing Enable Register
  251. AT91_REG AIC_FFDR; // Fast Forcing Disable Register
  252. AT91_REG AIC_FFSR; // Fast Forcing Status Register
  253. } AT91S_AIC, *AT91PS_AIC;
  254. #else
  255. #define AIC_SMR (AT91_CAST(AT91_REG *) 0x00000000) // (AIC_SMR) Source Mode Register
  256. #define AIC_SVR (AT91_CAST(AT91_REG *) 0x00000080) // (AIC_SVR) Source Vector Register
  257. #define AIC_IVR (AT91_CAST(AT91_REG *) 0x00000100) // (AIC_IVR) IRQ Vector Register
  258. #define AIC_FVR (AT91_CAST(AT91_REG *) 0x00000104) // (AIC_FVR) FIQ Vector Register
  259. #define AIC_ISR (AT91_CAST(AT91_REG *) 0x00000108) // (AIC_ISR) Interrupt Status Register
  260. #define AIC_IPR (AT91_CAST(AT91_REG *) 0x0000010C) // (AIC_IPR) Interrupt Pending Register
  261. #define AIC_IMR (AT91_CAST(AT91_REG *) 0x00000110) // (AIC_IMR) Interrupt Mask Register
  262. #define AIC_CISR (AT91_CAST(AT91_REG *) 0x00000114) // (AIC_CISR) Core Interrupt Status Register
  263. #define AIC_IECR (AT91_CAST(AT91_REG *) 0x00000120) // (AIC_IECR) Interrupt Enable Command Register
  264. #define AIC_IDCR (AT91_CAST(AT91_REG *) 0x00000124) // (AIC_IDCR) Interrupt Disable Command Register
  265. #define AIC_ICCR (AT91_CAST(AT91_REG *) 0x00000128) // (AIC_ICCR) Interrupt Clear Command Register
  266. #define AIC_ISCR (AT91_CAST(AT91_REG *) 0x0000012C) // (AIC_ISCR) Interrupt Set Command Register
  267. #define AIC_EOICR (AT91_CAST(AT91_REG *) 0x00000130) // (AIC_EOICR) End of Interrupt Command Register
  268. #define AIC_SPU (AT91_CAST(AT91_REG *) 0x00000134) // (AIC_SPU) Spurious Vector Register
  269. #define AIC_DCR (AT91_CAST(AT91_REG *) 0x00000138) // (AIC_DCR) Debug Control Register (Protect)
  270. #define AIC_FFER (AT91_CAST(AT91_REG *) 0x00000140) // (AIC_FFER) Fast Forcing Enable Register
  271. #define AIC_FFDR (AT91_CAST(AT91_REG *) 0x00000144) // (AIC_FFDR) Fast Forcing Disable Register
  272. #define AIC_FFSR (AT91_CAST(AT91_REG *) 0x00000148) // (AIC_FFSR) Fast Forcing Status Register
  273. #endif
  274. // -------- AIC_SMR : (AIC Offset: 0x0) Control Register --------
  275. #define AT91C_AIC_PRIOR (0x7 << 0) // (AIC) Priority Level
  276. #define AT91C_AIC_PRIOR_LOWEST (0x0) // (AIC) Lowest priority level
  277. #define AT91C_AIC_PRIOR_HIGHEST (0x7) // (AIC) Highest priority level
  278. #define AT91C_AIC_SRCTYPE (0x3 << 5) // (AIC) Interrupt Source Type
  279. #define AT91C_AIC_SRCTYPE_INT_HIGH_LEVEL (0x0 << 5) // (AIC) Internal Sources Code Label High-level Sensitive
  280. #define AT91C_AIC_SRCTYPE_EXT_LOW_LEVEL (0x0 << 5) // (AIC) External Sources Code Label Low-level Sensitive
  281. #define AT91C_AIC_SRCTYPE_INT_POSITIVE_EDGE (0x1 << 5) // (AIC) Internal Sources Code Label Positive Edge triggered
  282. #define AT91C_AIC_SRCTYPE_EXT_NEGATIVE_EDGE (0x1 << 5) // (AIC) External Sources Code Label Negative Edge triggered
  283. #define AT91C_AIC_SRCTYPE_HIGH_LEVEL (0x2 << 5) // (AIC) Internal Or External Sources Code Label High-level Sensitive
  284. #define AT91C_AIC_SRCTYPE_POSITIVE_EDGE (0x3 << 5) // (AIC) Internal Or External Sources Code Label Positive Edge triggered
  285. // -------- AIC_CISR : (AIC Offset: 0x114) AIC Core Interrupt Status Register --------
  286. #define AT91C_AIC_NFIQ (0x1 << 0) // (AIC) NFIQ Status
  287. #define AT91C_AIC_NIRQ (0x1 << 1) // (AIC) NIRQ Status
  288. // -------- AIC_DCR : (AIC Offset: 0x138) AIC Debug Control Register (Protect) --------
  289. #define AT91C_AIC_DCR_PROT (0x1 << 0) // (AIC) Protection Mode
  290. #define AT91C_AIC_DCR_GMSK (0x1 << 1) // (AIC) General Mask
  291. // *****************************************************************************
  292. // SOFTWARE API DEFINITION FOR Peripheral DMA Controller
  293. // *****************************************************************************
  294. #ifndef __ASSEMBLY__
  295. typedef struct _AT91S_PDC {
  296. AT91_REG PDC_RPR; // Receive Pointer Register
  297. AT91_REG PDC_RCR; // Receive Counter Register
  298. AT91_REG PDC_TPR; // Transmit Pointer Register
  299. AT91_REG PDC_TCR; // Transmit Counter Register
  300. AT91_REG PDC_RNPR; // Receive Next Pointer Register
  301. AT91_REG PDC_RNCR; // Receive Next Counter Register
  302. AT91_REG PDC_TNPR; // Transmit Next Pointer Register
  303. AT91_REG PDC_TNCR; // Transmit Next Counter Register
  304. AT91_REG PDC_PTCR; // PDC Transfer Control Register
  305. AT91_REG PDC_PTSR; // PDC Transfer Status Register
  306. } AT91S_PDC, *AT91PS_PDC;
  307. #else
  308. #define PDC_RPR (AT91_CAST(AT91_REG *) 0x00000000) // (PDC_RPR) Receive Pointer Register
  309. #define PDC_RCR (AT91_CAST(AT91_REG *) 0x00000004) // (PDC_RCR) Receive Counter Register
  310. #define PDC_TPR (AT91_CAST(AT91_REG *) 0x00000008) // (PDC_TPR) Transmit Pointer Register
  311. #define PDC_TCR (AT91_CAST(AT91_REG *) 0x0000000C) // (PDC_TCR) Transmit Counter Register
  312. #define PDC_RNPR (AT91_CAST(AT91_REG *) 0x00000010) // (PDC_RNPR) Receive Next Pointer Register
  313. #define PDC_RNCR (AT91_CAST(AT91_REG *) 0x00000014) // (PDC_RNCR) Receive Next Counter Register
  314. #define PDC_TNPR (AT91_CAST(AT91_REG *) 0x00000018) // (PDC_TNPR) Transmit Next Pointer Register
  315. #define PDC_TNCR (AT91_CAST(AT91_REG *) 0x0000001C) // (PDC_TNCR) Transmit Next Counter Register
  316. #define PDC_PTCR (AT91_CAST(AT91_REG *) 0x00000020) // (PDC_PTCR) PDC Transfer Control Register
  317. #define PDC_PTSR (AT91_CAST(AT91_REG *) 0x00000024) // (PDC_PTSR) PDC Transfer Status Register
  318. #endif
  319. // -------- PDC_PTCR : (PDC Offset: 0x20) PDC Transfer Control Register --------
  320. #define AT91C_PDC_RXTEN (0x1 << 0) // (PDC) Receiver Transfer Enable
  321. #define AT91C_PDC_RXTDIS (0x1 << 1) // (PDC) Receiver Transfer Disable
  322. #define AT91C_PDC_TXTEN (0x1 << 8) // (PDC) Transmitter Transfer Enable
  323. #define AT91C_PDC_TXTDIS (0x1 << 9) // (PDC) Transmitter Transfer Disable
  324. // -------- PDC_PTSR : (PDC Offset: 0x24) PDC Transfer Status Register --------
  325. // *****************************************************************************
  326. // SOFTWARE API DEFINITION FOR Debug Unit
  327. // *****************************************************************************
  328. #ifndef __ASSEMBLY__
  329. typedef struct _AT91S_DBGU {
  330. AT91_REG DBGU_CR; // Control Register
  331. AT91_REG DBGU_MR; // Mode Register
  332. AT91_REG DBGU_IER; // Interrupt Enable Register
  333. AT91_REG DBGU_IDR; // Interrupt Disable Register
  334. AT91_REG DBGU_IMR; // Interrupt Mask Register
  335. AT91_REG DBGU_CSR; // Channel Status Register
  336. AT91_REG DBGU_RHR; // Receiver Holding Register
  337. AT91_REG DBGU_THR; // Transmitter Holding Register
  338. AT91_REG DBGU_BRGR; // Baud Rate Generator Register
  339. AT91_REG Reserved0[7]; //
  340. AT91_REG DBGU_CIDR; // Chip ID Register
  341. AT91_REG DBGU_EXID; // Chip ID Extension Register
  342. AT91_REG DBGU_FNTR; // Force NTRST Register
  343. AT91_REG Reserved1[45]; //
  344. AT91_REG DBGU_RPR; // Receive Pointer Register
  345. AT91_REG DBGU_RCR; // Receive Counter Register
  346. AT91_REG DBGU_TPR; // Transmit Pointer Register
  347. AT91_REG DBGU_TCR; // Transmit Counter Register
  348. AT91_REG DBGU_RNPR; // Receive Next Pointer Register
  349. AT91_REG DBGU_RNCR; // Receive Next Counter Register
  350. AT91_REG DBGU_TNPR; // Transmit Next Pointer Register
  351. AT91_REG DBGU_TNCR; // Transmit Next Counter Register
  352. AT91_REG DBGU_PTCR; // PDC Transfer Control Register
  353. AT91_REG DBGU_PTSR; // PDC Transfer Status Register
  354. } AT91S_DBGU, *AT91PS_DBGU;
  355. #else
  356. #define DBGU_CR (AT91_CAST(AT91_REG *) 0x00000000) // (DBGU_CR) Control Register
  357. #define DBGU_MR (AT91_CAST(AT91_REG *) 0x00000004) // (DBGU_MR) Mode Register
  358. #define DBGU_IER (AT91_CAST(AT91_REG *) 0x00000008) // (DBGU_IER) Interrupt Enable Register
  359. #define DBGU_IDR (AT91_CAST(AT91_REG *) 0x0000000C) // (DBGU_IDR) Interrupt Disable Register
  360. #define DBGU_IMR (AT91_CAST(AT91_REG *) 0x00000010) // (DBGU_IMR) Interrupt Mask Register
  361. #define DBGU_CSR (AT91_CAST(AT91_REG *) 0x00000014) // (DBGU_CSR) Channel Status Register
  362. #define DBGU_RHR (AT91_CAST(AT91_REG *) 0x00000018) // (DBGU_RHR) Receiver Holding Register
  363. #define DBGU_THR (AT91_CAST(AT91_REG *) 0x0000001C) // (DBGU_THR) Transmitter Holding Register
  364. #define DBGU_BRGR (AT91_CAST(AT91_REG *) 0x00000020) // (DBGU_BRGR) Baud Rate Generator Register
  365. #define DBGU_CIDR (AT91_CAST(AT91_REG *) 0x00000040) // (DBGU_CIDR) Chip ID Register
  366. #define DBGU_EXID (AT91_CAST(AT91_REG *) 0x00000044) // (DBGU_EXID) Chip ID Extension Register
  367. #define DBGU_FNTR (AT91_CAST(AT91_REG *) 0x00000048) // (DBGU_FNTR) Force NTRST Register
  368. #endif
  369. // -------- DBGU_CR : (DBGU Offset: 0x0) Debug Unit Control Register --------
  370. #define AT91C_US_RSTRX (0x1 << 2) // (DBGU) Reset Receiver
  371. #define AT91C_US_RSTTX (0x1 << 3) // (DBGU) Reset Transmitter
  372. #define AT91C_US_RXEN (0x1 << 4) // (DBGU) Receiver Enable
  373. #define AT91C_US_RXDIS (0x1 << 5) // (DBGU) Receiver Disable
  374. #define AT91C_US_TXEN (0x1 << 6) // (DBGU) Transmitter Enable
  375. #define AT91C_US_TXDIS (0x1 << 7) // (DBGU) Transmitter Disable
  376. #define AT91C_US_RSTSTA (0x1 << 8) // (DBGU) Reset Status Bits
  377. // -------- DBGU_MR : (DBGU Offset: 0x4) Debug Unit Mode Register --------
  378. #define AT91C_US_PAR (0x7 << 9) // (DBGU) Parity type
  379. #define AT91C_US_PAR_EVEN (0x0 << 9) // (DBGU) Even Parity
  380. #define AT91C_US_PAR_ODD (0x1 << 9) // (DBGU) Odd Parity
  381. #define AT91C_US_PAR_SPACE (0x2 << 9) // (DBGU) Parity forced to 0 (Space)
  382. #define AT91C_US_PAR_MARK (0x3 << 9) // (DBGU) Parity forced to 1 (Mark)
  383. #define AT91C_US_PAR_NONE (0x4 << 9) // (DBGU) No Parity
  384. #define AT91C_US_PAR_MULTI_DROP (0x6 << 9) // (DBGU) Multi-drop mode
  385. #define AT91C_US_CHMODE (0x3 << 14) // (DBGU) Channel Mode
  386. #define AT91C_US_CHMODE_NORMAL (0x0 << 14) // (DBGU) Normal Mode: The USART channel operates as an RX/TX USART.
  387. #define AT91C_US_CHMODE_AUTO (0x1 << 14) // (DBGU) Automatic Echo: Receiver Data Input is connected to the TXD pin.
  388. #define AT91C_US_CHMODE_LOCAL (0x2 << 14) // (DBGU) Local Loopback: Transmitter Output Signal is connected to Receiver Input Signal.
  389. #define AT91C_US_CHMODE_REMOTE (0x3 << 14) // (DBGU) Remote Loopback: RXD pin is internally connected to TXD pin.
  390. // -------- DBGU_IER : (DBGU Offset: 0x8) Debug Unit Interrupt Enable Register --------
  391. #define AT91C_US_RXRDY (0x1 << 0) // (DBGU) RXRDY Interrupt
  392. #define AT91C_US_TXRDY (0x1 << 1) // (DBGU) TXRDY Interrupt
  393. #define AT91C_US_ENDRX (0x1 << 3) // (DBGU) End of Receive Transfer Interrupt
  394. #define AT91C_US_ENDTX (0x1 << 4) // (DBGU) End of Transmit Interrupt
  395. #define AT91C_US_OVRE (0x1 << 5) // (DBGU) Overrun Interrupt
  396. #define AT91C_US_FRAME (0x1 << 6) // (DBGU) Framing Error Interrupt
  397. #define AT91C_US_PARE (0x1 << 7) // (DBGU) Parity Error Interrupt
  398. #define AT91C_US_TXEMPTY (0x1 << 9) // (DBGU) TXEMPTY Interrupt
  399. #define AT91C_US_TXBUFE (0x1 << 11) // (DBGU) TXBUFE Interrupt
  400. #define AT91C_US_RXBUFF (0x1 << 12) // (DBGU) RXBUFF Interrupt
  401. #define AT91C_US_COMM_TX (0x1 << 30) // (DBGU) COMM_TX Interrupt
  402. #define AT91C_US_COMM_RX (0x1 << 31) // (DBGU) COMM_RX Interrupt
  403. // -------- DBGU_IDR : (DBGU Offset: 0xc) Debug Unit Interrupt Disable Register --------
  404. // -------- DBGU_IMR : (DBGU Offset: 0x10) Debug Unit Interrupt Mask Register --------
  405. // -------- DBGU_CSR : (DBGU Offset: 0x14) Debug Unit Channel Status Register --------
  406. // -------- DBGU_FNTR : (DBGU Offset: 0x48) Debug Unit FORCE_NTRST Register --------
  407. #define AT91C_US_FORCE_NTRST (0x1 << 0) // (DBGU) Force NTRST in JTAG
  408. // *****************************************************************************
  409. // SOFTWARE API DEFINITION FOR Parallel Input Output Controler
  410. // *****************************************************************************
  411. #ifndef __ASSEMBLY__
  412. typedef struct _AT91S_PIO {
  413. AT91_REG PIO_PER; // PIO Enable Register
  414. AT91_REG PIO_PDR; // PIO Disable Register
  415. AT91_REG PIO_PSR; // PIO Status Register
  416. AT91_REG Reserved0[1]; //
  417. AT91_REG PIO_OER; // Output Enable Register
  418. AT91_REG PIO_ODR; // Output Disable Registerr
  419. AT91_REG PIO_OSR; // Output Status Register
  420. AT91_REG Reserved1[1]; //
  421. AT91_REG PIO_IFER; // Input Filter Enable Register
  422. AT91_REG PIO_IFDR; // Input Filter Disable Register
  423. AT91_REG PIO_IFSR; // Input Filter Status Register
  424. AT91_REG Reserved2[1]; //
  425. AT91_REG PIO_SODR; // Set Output Data Register
  426. AT91_REG PIO_CODR; // Clear Output Data Register
  427. AT91_REG PIO_ODSR; // Output Data Status Register
  428. AT91_REG PIO_PDSR; // Pin Data Status Register
  429. AT91_REG PIO_IER; // Interrupt Enable Register
  430. AT91_REG PIO_IDR; // Interrupt Disable Register
  431. AT91_REG PIO_IMR; // Interrupt Mask Register
  432. AT91_REG PIO_ISR; // Interrupt Status Register
  433. AT91_REG PIO_MDER; // Multi-driver Enable Register
  434. AT91_REG PIO_MDDR; // Multi-driver Disable Register
  435. AT91_REG PIO_MDSR; // Multi-driver Status Register
  436. AT91_REG Reserved3[1]; //
  437. AT91_REG PIO_PPUDR; // Pull-up Disable Register
  438. AT91_REG PIO_PPUER; // Pull-up Enable Register
  439. AT91_REG PIO_PPUSR; // Pull-up Status Register
  440. AT91_REG Reserved4[1]; //
  441. AT91_REG PIO_ASR; // Select A Register
  442. AT91_REG PIO_BSR; // Select B Register
  443. AT91_REG PIO_ABSR; // AB Select Status Register
  444. AT91_REG Reserved5[9]; //
  445. AT91_REG PIO_OWER; // Output Write Enable Register
  446. AT91_REG PIO_OWDR; // Output Write Disable Register
  447. AT91_REG PIO_OWSR; // Output Write Status Register
  448. } AT91S_PIO, *AT91PS_PIO;
  449. #else
  450. #define PIO_PER (AT91_CAST(AT91_REG *) 0x00000000) // (PIO_PER) PIO Enable Register
  451. #define PIO_PDR (AT91_CAST(AT91_REG *) 0x00000004) // (PIO_PDR) PIO Disable Register
  452. #define PIO_PSR (AT91_CAST(AT91_REG *) 0x00000008) // (PIO_PSR) PIO Status Register
  453. #define PIO_OER (AT91_CAST(AT91_REG *) 0x00000010) // (PIO_OER) Output Enable Register
  454. #define PIO_ODR (AT91_CAST(AT91_REG *) 0x00000014) // (PIO_ODR) Output Disable Registerr
  455. #define PIO_OSR (AT91_CAST(AT91_REG *) 0x00000018) // (PIO_OSR) Output Status Register
  456. #define PIO_IFER (AT91_CAST(AT91_REG *) 0x00000020) // (PIO_IFER) Input Filter Enable Register
  457. #define PIO_IFDR (AT91_CAST(AT91_REG *) 0x00000024) // (PIO_IFDR) Input Filter Disable Register
  458. #define PIO_IFSR (AT91_CAST(AT91_REG *) 0x00000028) // (PIO_IFSR) Input Filter Status Register
  459. #define PIO_SODR (AT91_CAST(AT91_REG *) 0x00000030) // (PIO_SODR) Set Output Data Register
  460. #define PIO_CODR (AT91_CAST(AT91_REG *) 0x00000034) // (PIO_CODR) Clear Output Data Register
  461. #define PIO_ODSR (AT91_CAST(AT91_REG *) 0x00000038) // (PIO_ODSR) Output Data Status Register
  462. #define PIO_PDSR (AT91_CAST(AT91_REG *) 0x0000003C) // (PIO_PDSR) Pin Data Status Register
  463. #define PIO_IER (AT91_CAST(AT91_REG *) 0x00000040) // (PIO_IER) Interrupt Enable Register
  464. #define PIO_IDR (AT91_CAST(AT91_REG *) 0x00000044) // (PIO_IDR) Interrupt Disable Register
  465. #define PIO_IMR (AT91_CAST(AT91_REG *) 0x00000048) // (PIO_IMR) Interrupt Mask Register
  466. #define PIO_ISR (AT91_CAST(AT91_REG *) 0x0000004C) // (PIO_ISR) Interrupt Status Register
  467. #define PIO_MDER (AT91_CAST(AT91_REG *) 0x00000050) // (PIO_MDER) Multi-driver Enable Register
  468. #define PIO_MDDR (AT91_CAST(AT91_REG *) 0x00000054) // (PIO_MDDR) Multi-driver Disable Register
  469. #define PIO_MDSR (AT91_CAST(AT91_REG *) 0x00000058) // (PIO_MDSR) Multi-driver Status Register
  470. #define PIO_PPUDR (AT91_CAST(AT91_REG *) 0x00000060) // (PIO_PPUDR) Pull-up Disable Register
  471. #define PIO_PPUER (AT91_CAST(AT91_REG *) 0x00000064) // (PIO_PPUER) Pull-up Enable Register
  472. #define PIO_PPUSR (AT91_CAST(AT91_REG *) 0x00000068) // (PIO_PPUSR) Pull-up Status Register
  473. #define PIO_ASR (AT91_CAST(AT91_REG *) 0x00000070) // (PIO_ASR) Select A Register
  474. #define PIO_BSR (AT91_CAST(AT91_REG *) 0x00000074) // (PIO_BSR) Select B Register
  475. #define PIO_ABSR (AT91_CAST(AT91_REG *) 0x00000078) // (PIO_ABSR) AB Select Status Register
  476. #define PIO_OWER (AT91_CAST(AT91_REG *) 0x000000A0) // (PIO_OWER) Output Write Enable Register
  477. #define PIO_OWDR (AT91_CAST(AT91_REG *) 0x000000A4) // (PIO_OWDR) Output Write Disable Register
  478. #define PIO_OWSR (AT91_CAST(AT91_REG *) 0x000000A8) // (PIO_OWSR) Output Write Status Register
  479. #endif
  480. // *****************************************************************************
  481. // SOFTWARE API DEFINITION FOR Clock Generator Controler
  482. // *****************************************************************************
  483. #ifndef __ASSEMBLY__
  484. typedef struct _AT91S_CKGR {
  485. AT91_REG CKGR_MOR; // Main Oscillator Register
  486. AT91_REG CKGR_MCFR; // Main Clock Frequency Register
  487. AT91_REG Reserved0[1]; //
  488. AT91_REG CKGR_PLLR; // PLL Register
  489. } AT91S_CKGR, *AT91PS_CKGR;
  490. #else
  491. #define CKGR_MOR (AT91_CAST(AT91_REG *) 0x00000000) // (CKGR_MOR) Main Oscillator Register
  492. #define CKGR_MCFR (AT91_CAST(AT91_REG *) 0x00000004) // (CKGR_MCFR) Main Clock Frequency Register
  493. #define CKGR_PLLR (AT91_CAST(AT91_REG *) 0x0000000C) // (CKGR_PLLR) PLL Register
  494. #endif
  495. // -------- CKGR_MOR : (CKGR Offset: 0x0) Main Oscillator Register --------
  496. #define AT91C_CKGR_MOSCEN (0x1 << 0) // (CKGR) Main Oscillator Enable
  497. #define AT91C_CKGR_OSCBYPASS (0x1 << 1) // (CKGR) Main Oscillator Bypass
  498. #define AT91C_CKGR_OSCOUNT (0xFF << 8) // (CKGR) Main Oscillator Start-up Time
  499. // -------- CKGR_MCFR : (CKGR Offset: 0x4) Main Clock Frequency Register --------
  500. #define AT91C_CKGR_MAINF (0xFFFF << 0) // (CKGR) Main Clock Frequency
  501. #define AT91C_CKGR_MAINRDY (0x1 << 16) // (CKGR) Main Clock Ready
  502. // -------- CKGR_PLLR : (CKGR Offset: 0xc) PLL B Register --------
  503. #define AT91C_CKGR_DIV (0xFF << 0) // (CKGR) Divider Selected
  504. #define AT91C_CKGR_DIV_0 (0x0) // (CKGR) Divider output is 0
  505. #define AT91C_CKGR_DIV_BYPASS (0x1) // (CKGR) Divider is bypassed
  506. #define AT91C_CKGR_PLLCOUNT (0x3F << 8) // (CKGR) PLL Counter
  507. #define AT91C_CKGR_OUT (0x3 << 14) // (CKGR) PLL Output Frequency Range
  508. #define AT91C_CKGR_OUT_0 (0x0 << 14) // (CKGR) Please refer to the PLL datasheet
  509. #define AT91C_CKGR_OUT_1 (0x1 << 14) // (CKGR) Please refer to the PLL datasheet
  510. #define AT91C_CKGR_OUT_2 (0x2 << 14) // (CKGR) Please refer to the PLL datasheet
  511. #define AT91C_CKGR_OUT_3 (0x3 << 14) // (CKGR) Please refer to the PLL datasheet
  512. #define AT91C_CKGR_MUL (0x7FF << 16) // (CKGR) PLL Multiplier
  513. #define AT91C_CKGR_USBDIV (0x3 << 28) // (CKGR) Divider for USB Clocks
  514. #define AT91C_CKGR_USBDIV_0 (0x0 << 28) // (CKGR) Divider output is PLL clock output
  515. #define AT91C_CKGR_USBDIV_1 (0x1 << 28) // (CKGR) Divider output is PLL clock output divided by 2
  516. #define AT91C_CKGR_USBDIV_2 (0x2 << 28) // (CKGR) Divider output is PLL clock output divided by 4
  517. // *****************************************************************************
  518. // SOFTWARE API DEFINITION FOR Power Management Controler
  519. // *****************************************************************************
  520. #ifndef __ASSEMBLY__
  521. typedef struct _AT91S_PMC {
  522. AT91_REG PMC_SCER; // System Clock Enable Register
  523. AT91_REG PMC_SCDR; // System Clock Disable Register
  524. AT91_REG PMC_SCSR; // System Clock Status Register
  525. AT91_REG Reserved0[1]; //
  526. AT91_REG PMC_PCER; // Peripheral Clock Enable Register
  527. AT91_REG PMC_PCDR; // Peripheral Clock Disable Register
  528. AT91_REG PMC_PCSR; // Peripheral Clock Status Register
  529. AT91_REG Reserved1[1]; //
  530. AT91_REG PMC_MOR; // Main Oscillator Register
  531. AT91_REG PMC_MCFR; // Main Clock Frequency Register
  532. AT91_REG Reserved2[1]; //
  533. AT91_REG PMC_PLLR; // PLL Register
  534. AT91_REG PMC_MCKR; // Master Clock Register
  535. AT91_REG Reserved3[3]; //
  536. AT91_REG PMC_PCKR[4]; // Programmable Clock Register
  537. AT91_REG Reserved4[4]; //
  538. AT91_REG PMC_IER; // Interrupt Enable Register
  539. AT91_REG PMC_IDR; // Interrupt Disable Register
  540. AT91_REG PMC_SR; // Status Register
  541. AT91_REG PMC_IMR; // Interrupt Mask Register
  542. } AT91S_PMC, *AT91PS_PMC;
  543. #else
  544. #define PMC_SCER (AT91_CAST(AT91_REG *) 0x00000000) // (PMC_SCER) System Clock Enable Register
  545. #define PMC_SCDR (AT91_CAST(AT91_REG *) 0x00000004) // (PMC_SCDR) System Clock Disable Register
  546. #define PMC_SCSR (AT91_CAST(AT91_REG *) 0x00000008) // (PMC_SCSR) System Clock Status Register
  547. #define PMC_PCER (AT91_CAST(AT91_REG *) 0x00000010) // (PMC_PCER) Peripheral Clock Enable Register
  548. #define PMC_PCDR (AT91_CAST(AT91_REG *) 0x00000014) // (PMC_PCDR) Peripheral Clock Disable Register
  549. #define PMC_PCSR (AT91_CAST(AT91_REG *) 0x00000018) // (PMC_PCSR) Peripheral Clock Status Register
  550. #define PMC_MCKR (AT91_CAST(AT91_REG *) 0x00000030) // (PMC_MCKR) Master Clock Register
  551. #define PMC_PCKR (AT91_CAST(AT91_REG *) 0x00000040) // (PMC_PCKR) Programmable Clock Register
  552. #define PMC_IER (AT91_CAST(AT91_REG *) 0x00000060) // (PMC_IER) Interrupt Enable Register
  553. #define PMC_IDR (AT91_CAST(AT91_REG *) 0x00000064) // (PMC_IDR) Interrupt Disable Register
  554. #define PMC_SR (AT91_CAST(AT91_REG *) 0x00000068) // (PMC_SR) Status Register
  555. #define PMC_IMR (AT91_CAST(AT91_REG *) 0x0000006C) // (PMC_IMR) Interrupt Mask Register
  556. #endif
  557. // -------- PMC_SCER : (PMC Offset: 0x0) System Clock Enable Register --------
  558. #define AT91C_PMC_PCK (0x1 << 0) // (PMC) Processor Clock
  559. #define AT91C_PMC_UDP (0x1 << 7) // (PMC) USB Device Port Clock
  560. #define AT91C_PMC_PCK0 (0x1 << 8) // (PMC) Programmable Clock Output
  561. #define AT91C_PMC_PCK1 (0x1 << 9) // (PMC) Programmable Clock Output
  562. #define AT91C_PMC_PCK2 (0x1 << 10) // (PMC) Programmable Clock Output
  563. #define AT91C_PMC_PCK3 (0x1 << 11) // (PMC) Programmable Clock Output
  564. // -------- PMC_SCDR : (PMC Offset: 0x4) System Clock Disable Register --------
  565. // -------- PMC_SCSR : (PMC Offset: 0x8) System Clock Status Register --------
  566. // -------- CKGR_MOR : (PMC Offset: 0x20) Main Oscillator Register --------
  567. // -------- CKGR_MCFR : (PMC Offset: 0x24) Main Clock Frequency Register --------
  568. // -------- CKGR_PLLR : (PMC Offset: 0x2c) PLL B Register --------
  569. // -------- PMC_MCKR : (PMC Offset: 0x30) Master Clock Register --------
  570. #define AT91C_PMC_CSS (0x3 << 0) // (PMC) Programmable Clock Selection
  571. #define AT91C_PMC_CSS_SLOW_CLK (0x0) // (PMC) Slow Clock is selected
  572. #define AT91C_PMC_CSS_MAIN_CLK (0x1) // (PMC) Main Clock is selected
  573. #define AT91C_PMC_CSS_PLL_CLK (0x3) // (PMC) Clock from PLL is selected
  574. #define AT91C_PMC_PRES (0x7 << 2) // (PMC) Programmable Clock Prescaler
  575. #define AT91C_PMC_PRES_CLK (0x0 << 2) // (PMC) Selected clock
  576. #define AT91C_PMC_PRES_CLK_2 (0x1 << 2) // (PMC) Selected clock divided by 2
  577. #define AT91C_PMC_PRES_CLK_4 (0x2 << 2) // (PMC) Selected clock divided by 4
  578. #define AT91C_PMC_PRES_CLK_8 (0x3 << 2) // (PMC) Selected clock divided by 8
  579. #define AT91C_PMC_PRES_CLK_16 (0x4 << 2) // (PMC) Selected clock divided by 16
  580. #define AT91C_PMC_PRES_CLK_32 (0x5 << 2) // (PMC) Selected clock divided by 32
  581. #define AT91C_PMC_PRES_CLK_64 (0x6 << 2) // (PMC) Selected clock divided by 64
  582. // -------- PMC_PCKR : (PMC Offset: 0x40) Programmable Clock Register --------
  583. // -------- PMC_IER : (PMC Offset: 0x60) PMC Interrupt Enable Register --------
  584. #define AT91C_PMC_MOSCS (0x1 << 0) // (PMC) MOSC Status/Enable/Disable/Mask
  585. #define AT91C_PMC_LOCK (0x1 << 2) // (PMC) PLL Status/Enable/Disable/Mask
  586. #define AT91C_PMC_MCKRDY (0x1 << 3) // (PMC) MCK_RDY Status/Enable/Disable/Mask
  587. #define AT91C_PMC_PCK0RDY (0x1 << 8) // (PMC) PCK0_RDY Status/Enable/Disable/Mask
  588. #define AT91C_PMC_PCK1RDY (0x1 << 9) // (PMC) PCK1_RDY Status/Enable/Disable/Mask
  589. #define AT91C_PMC_PCK2RDY (0x1 << 10) // (PMC) PCK2_RDY Status/Enable/Disable/Mask
  590. #define AT91C_PMC_PCK3RDY (0x1 << 11) // (PMC) PCK3_RDY Status/Enable/Disable/Mask
  591. // -------- PMC_IDR : (PMC Offset: 0x64) PMC Interrupt Disable Register --------
  592. // -------- PMC_SR : (PMC Offset: 0x68) PMC Status Register --------
  593. // -------- PMC_IMR : (PMC Offset: 0x6c) PMC Interrupt Mask Register --------
  594. // *****************************************************************************
  595. // SOFTWARE API DEFINITION FOR Reset Controller Interface
  596. // *****************************************************************************
  597. #ifndef __ASSEMBLY__
  598. typedef struct _AT91S_RSTC {
  599. AT91_REG RSTC_RCR; // Reset Control Register
  600. AT91_REG RSTC_RSR; // Reset Status Register
  601. AT91_REG RSTC_RMR; // Reset Mode Register
  602. } AT91S_RSTC, *AT91PS_RSTC;
  603. #else
  604. #define RSTC_RCR (AT91_CAST(AT91_REG *) 0x00000000) // (RSTC_RCR) Reset Control Register
  605. #define RSTC_RSR (AT91_CAST(AT91_REG *) 0x00000004) // (RSTC_RSR) Reset Status Register
  606. #define RSTC_RMR (AT91_CAST(AT91_REG *) 0x00000008) // (RSTC_RMR) Reset Mode Register
  607. #endif
  608. // -------- RSTC_RCR : (RSTC Offset: 0x0) Reset Control Register --------
  609. #define AT91C_RSTC_PROCRST (0x1 << 0) // (RSTC) Processor Reset
  610. #define AT91C_RSTC_PERRST (0x1 << 2) // (RSTC) Peripheral Reset
  611. #define AT91C_RSTC_EXTRST (0x1 << 3) // (RSTC) External Reset
  612. #define AT91C_RSTC_KEY (0xFF << 24) // (RSTC) Password
  613. // -------- RSTC_RSR : (RSTC Offset: 0x4) Reset Status Register --------
  614. #define AT91C_RSTC_URSTS (0x1 << 0) // (RSTC) User Reset Status
  615. #define AT91C_RSTC_BODSTS (0x1 << 1) // (RSTC) Brownout Detection Status
  616. #define AT91C_RSTC_RSTTYP (0x7 << 8) // (RSTC) Reset Type
  617. #define AT91C_RSTC_RSTTYP_POWERUP (0x0 << 8) // (RSTC) Power-up Reset. VDDCORE rising.
  618. #define AT91C_RSTC_RSTTYP_WAKEUP (0x1 << 8) // (RSTC) WakeUp Reset. VDDCORE rising.
  619. #define AT91C_RSTC_RSTTYP_WATCHDOG (0x2 << 8) // (RSTC) Watchdog Reset. Watchdog overflow occured.
  620. #define AT91C_RSTC_RSTTYP_SOFTWARE (0x3 << 8) // (RSTC) Software Reset. Processor reset required by the software.
  621. #define AT91C_RSTC_RSTTYP_USER (0x4 << 8) // (RSTC) User Reset. NRST pin detected low.
  622. #define AT91C_RSTC_RSTTYP_BROWNOUT (0x5 << 8) // (RSTC) Brownout Reset occured.
  623. #define AT91C_RSTC_NRSTL (0x1 << 16) // (RSTC) NRST pin level
  624. #define AT91C_RSTC_SRCMP (0x1 << 17) // (RSTC) Software Reset Command in Progress.
  625. // -------- RSTC_RMR : (RSTC Offset: 0x8) Reset Mode Register --------
  626. #define AT91C_RSTC_URSTEN (0x1 << 0) // (RSTC) User Reset Enable
  627. #define AT91C_RSTC_URSTIEN (0x1 << 4) // (RSTC) User Reset Interrupt Enable
  628. #define AT91C_RSTC_ERSTL (0xF << 8) // (RSTC) User Reset Length
  629. #define AT91C_RSTC_BODIEN (0x1 << 16) // (RSTC) Brownout Detection Interrupt Enable
  630. // *****************************************************************************
  631. // SOFTWARE API DEFINITION FOR Real Time Timer Controller Interface
  632. // *****************************************************************************
  633. #ifndef __ASSEMBLY__
  634. typedef struct _AT91S_RTTC {
  635. AT91_REG RTTC_RTMR; // Real-time Mode Register
  636. AT91_REG RTTC_RTAR; // Real-time Alarm Register
  637. AT91_REG RTTC_RTVR; // Real-time Value Register
  638. AT91_REG RTTC_RTSR; // Real-time Status Register
  639. } AT91S_RTTC, *AT91PS_RTTC;
  640. #else
  641. #define RTTC_RTMR (AT91_CAST(AT91_REG *) 0x00000000) // (RTTC_RTMR) Real-time Mode Register
  642. #define RTTC_RTAR (AT91_CAST(AT91_REG *) 0x00000004) // (RTTC_RTAR) Real-time Alarm Register
  643. #define RTTC_RTVR (AT91_CAST(AT91_REG *) 0x00000008) // (RTTC_RTVR) Real-time Value Register
  644. #define RTTC_RTSR (AT91_CAST(AT91_REG *) 0x0000000C) // (RTTC_RTSR) Real-time Status Register
  645. #endif
  646. // -------- RTTC_RTMR : (RTTC Offset: 0x0) Real-time Mode Register --------
  647. #define AT91C_RTTC_RTPRES (0xFFFF << 0) // (RTTC) Real-time Timer Prescaler Value
  648. #define AT91C_RTTC_ALMIEN (0x1 << 16) // (RTTC) Alarm Interrupt Enable
  649. #define AT91C_RTTC_RTTINCIEN (0x1 << 17) // (RTTC) Real Time Timer Increment Interrupt Enable
  650. #define AT91C_RTTC_RTTRST (0x1 << 18) // (RTTC) Real Time Timer Restart
  651. // -------- RTTC_RTAR : (RTTC Offset: 0x4) Real-time Alarm Register --------
  652. #define AT91C_RTTC_ALMV (0x0 << 0) // (RTTC) Alarm Value
  653. // -------- RTTC_RTVR : (RTTC Offset: 0x8) Current Real-time Value Register --------
  654. #define AT91C_RTTC_CRTV (0x0 << 0) // (RTTC) Current Real-time Value
  655. // -------- RTTC_RTSR : (RTTC Offset: 0xc) Real-time Status Register --------
  656. #define AT91C_RTTC_ALMS (0x1 << 0) // (RTTC) Real-time Alarm Status
  657. #define AT91C_RTTC_RTTINC (0x1 << 1) // (RTTC) Real-time Timer Increment
  658. // *****************************************************************************
  659. // SOFTWARE API DEFINITION FOR Periodic Interval Timer Controller Interface
  660. // *****************************************************************************
  661. #ifndef __ASSEMBLY__
  662. typedef struct _AT91S_PITC {
  663. AT91_REG PITC_PIMR; // Period Interval Mode Register
  664. AT91_REG PITC_PISR; // Period Interval Status Register
  665. AT91_REG PITC_PIVR; // Period Interval Value Register
  666. AT91_REG PITC_PIIR; // Period Interval Image Register
  667. } AT91S_PITC, *AT91PS_PITC;
  668. #else
  669. #define PITC_PIMR (AT91_CAST(AT91_REG *) 0x00000000) // (PITC_PIMR) Period Interval Mode Register
  670. #define PITC_PISR (AT91_CAST(AT91_REG *) 0x00000004) // (PITC_PISR) Period Interval Status Register
  671. #define PITC_PIVR (AT91_CAST(AT91_REG *) 0x00000008) // (PITC_PIVR) Period Interval Value Register
  672. #define PITC_PIIR (AT91_CAST(AT91_REG *) 0x0000000C) // (PITC_PIIR) Period Interval Image Register
  673. #endif
  674. // -------- PITC_PIMR : (PITC Offset: 0x0) Periodic Interval Mode Register --------
  675. #define AT91C_PITC_PIV (0xFFFFF << 0) // (PITC) Periodic Interval Value
  676. #define AT91C_PITC_PITEN (0x1 << 24) // (PITC) Periodic Interval Timer Enabled
  677. #define AT91C_PITC_PITIEN (0x1 << 25) // (PITC) Periodic Interval Timer Interrupt Enable
  678. // -------- PITC_PISR : (PITC Offset: 0x4) Periodic Interval Status Register --------
  679. #define AT91C_PITC_PITS (0x1 << 0) // (PITC) Periodic Interval Timer Status
  680. // -------- PITC_PIVR : (PITC Offset: 0x8) Periodic Interval Value Register --------
  681. #define AT91C_PITC_CPIV (0xFFFFF << 0) // (PITC) Current Periodic Interval Value
  682. #define AT91C_PITC_PICNT (0xFFF << 20) // (PITC) Periodic Interval Counter
  683. // -------- PITC_PIIR : (PITC Offset: 0xc) Periodic Interval Image Register --------
  684. // *****************************************************************************
  685. // SOFTWARE API DEFINITION FOR Watchdog Timer Controller Interface
  686. // *****************************************************************************
  687. #ifndef __ASSEMBLY__
  688. typedef struct _AT91S_WDTC {
  689. AT91_REG WDTC_WDCR; // Watchdog Control Register
  690. AT91_REG WDTC_WDMR; // Watchdog Mode Register
  691. AT91_REG WDTC_WDSR; // Watchdog Status Register
  692. } AT91S_WDTC, *AT91PS_WDTC;
  693. #else
  694. #define WDTC_WDCR (AT91_CAST(AT91_REG *) 0x00000000) // (WDTC_WDCR) Watchdog Control Register
  695. #define WDTC_WDMR (AT91_CAST(AT91_REG *) 0x00000004) // (WDTC_WDMR) Watchdog Mode Register
  696. #define WDTC_WDSR (AT91_CAST(AT91_REG *) 0x00000008) // (WDTC_WDSR) Watchdog Status Register
  697. #endif
  698. // -------- WDTC_WDCR : (WDTC Offset: 0x0) Periodic Interval Image Register --------
  699. #define AT91C_WDTC_WDRSTT (0x1 << 0) // (WDTC) Watchdog Restart
  700. #define AT91C_WDTC_KEY (0xFF << 24) // (WDTC) Watchdog KEY Password
  701. // -------- WDTC_WDMR : (WDTC Offset: 0x4) Watchdog Mode Register --------
  702. #define AT91C_WDTC_WDV (0xFFF << 0) // (WDTC) Watchdog Timer Restart
  703. #define AT91C_WDTC_WDFIEN (0x1 << 12) // (WDTC) Watchdog Fault Interrupt Enable
  704. #define AT91C_WDTC_WDRSTEN (0x1 << 13) // (WDTC) Watchdog Reset Enable
  705. #define AT91C_WDTC_WDRPROC (0x1 << 14) // (WDTC) Watchdog Timer Restart
  706. #define AT91C_WDTC_WDDIS (0x1 << 15) // (WDTC) Watchdog Disable
  707. #define AT91C_WDTC_WDD (0xFFF << 16) // (WDTC) Watchdog Delta Value
  708. #define AT91C_WDTC_WDDBGHLT (0x1 << 28) // (WDTC) Watchdog Debug Halt
  709. #define AT91C_WDTC_WDIDLEHLT (0x1 << 29) // (WDTC) Watchdog Idle Halt
  710. // -------- WDTC_WDSR : (WDTC Offset: 0x8) Watchdog Status Register --------
  711. #define AT91C_WDTC_WDUNF (0x1 << 0) // (WDTC) Watchdog Underflow
  712. #define AT91C_WDTC_WDERR (0x1 << 1) // (WDTC) Watchdog Error
  713. // *****************************************************************************
  714. // SOFTWARE API DEFINITION FOR Voltage Regulator Mode Controller Interface
  715. // *****************************************************************************
  716. #ifndef __ASSEMBLY__
  717. typedef struct _AT91S_VREG {
  718. AT91_REG VREG_MR; // Voltage Regulator Mode Register
  719. } AT91S_VREG, *AT91PS_VREG;
  720. #else
  721. #define VREG_MR (AT91_CAST(AT91_REG *) 0x00000000) // (VREG_MR) Voltage Regulator Mode Register
  722. #endif
  723. // -------- VREG_MR : (VREG Offset: 0x0) Voltage Regulator Mode Register --------
  724. #define AT91C_VREG_PSTDBY (0x1 << 0) // (VREG) Voltage Regulator Power Standby Mode
  725. // *****************************************************************************
  726. // SOFTWARE API DEFINITION FOR Memory Controller Interface
  727. // *****************************************************************************
  728. #ifndef __ASSEMBLY__
  729. typedef struct _AT91S_MC {
  730. AT91_REG MC_RCR; // MC Remap Control Register
  731. AT91_REG MC_ASR; // MC Abort Status Register
  732. AT91_REG MC_AASR; // MC Abort Address Status Register
  733. AT91_REG Reserved0[21]; //
  734. AT91_REG MC_FMR; // MC Flash Mode Register
  735. AT91_REG MC_FCR; // MC Flash Command Register
  736. AT91_REG MC_FSR; // MC Flash Status Register
  737. } AT91S_MC, *AT91PS_MC;
  738. #else
  739. #define MC_RCR (AT91_CAST(AT91_REG *) 0x00000000) // (MC_RCR) MC Remap Control Register
  740. #define MC_ASR (AT91_CAST(AT91_REG *) 0x00000004) // (MC_ASR) MC Abort Status Register
  741. #define MC_AASR (AT91_CAST(AT91_REG *) 0x00000008) // (MC_AASR) MC Abort Address Status Register
  742. #define MC_FMR (AT91_CAST(AT91_REG *) 0x00000060) // (MC_FMR) MC Flash Mode Register
  743. #define MC_FCR (AT91_CAST(AT91_REG *) 0x00000064) // (MC_FCR) MC Flash Command Register
  744. #define MC_FSR (AT91_CAST(AT91_REG *) 0x00000068) // (MC_FSR) MC Flash Status Register
  745. #endif
  746. // -------- MC_RCR : (MC Offset: 0x0) MC Remap Control Register --------
  747. #define AT91C_MC_RCB (0x1 << 0) // (MC) Remap Command Bit
  748. // -------- MC_ASR : (MC Offset: 0x4) MC Abort Status Register --------
  749. #define AT91C_MC_UNDADD (0x1 << 0) // (MC) Undefined Addess Abort Status
  750. #define AT91C_MC_MISADD (0x1 << 1) // (MC) Misaligned Addess Abort Status
  751. #define AT91C_MC_ABTSZ (0x3 << 8) // (MC) Abort Size Status
  752. #define AT91C_MC_ABTSZ_BYTE (0x0 << 8) // (MC) Byte
  753. #define AT91C_MC_ABTSZ_HWORD (0x1 << 8) // (MC) Half-word
  754. #define AT91C_MC_ABTSZ_WORD (0x2 << 8) // (MC) Word
  755. #define AT91C_MC_ABTTYP (0x3 << 10) // (MC) Abort Type Status
  756. #define AT91C_MC_ABTTYP_DATAR (0x0 << 10) // (MC) Data Read
  757. #define AT91C_MC_ABTTYP_DATAW (0x1 << 10) // (MC) Data Write
  758. #define AT91C_MC_ABTTYP_FETCH (0x2 << 10) // (MC) Code Fetch
  759. #define AT91C_MC_MST0 (0x1 << 16) // (MC) Master 0 Abort Source
  760. #define AT91C_MC_MST1 (0x1 << 17) // (MC) Master 1 Abort Source
  761. #define AT91C_MC_SVMST0 (0x1 << 24) // (MC) Saved Master 0 Abort Source
  762. #define AT91C_MC_SVMST1 (0x1 << 25) // (MC) Saved Master 1 Abort Source
  763. // -------- MC_FMR : (MC Offset: 0x60) MC Flash Mode Register --------
  764. #define AT91C_MC_FRDY (0x1 << 0) // (MC) Flash Ready
  765. #define AT91C_MC_LOCKE (0x1 << 2) // (MC) Lock Error
  766. #define AT91C_MC_PROGE (0x1 << 3) // (MC) Programming Error
  767. #define AT91C_MC_NEBP (0x1 << 7) // (MC) No Erase Before Programming
  768. #define AT91C_MC_FWS (0x3 << 8) // (MC) Flash Wait State
  769. #define AT91C_MC_FWS_0FWS (0x0 << 8) // (MC) 1 cycle for Read, 2 for Write operations
  770. #define AT91C_MC_FWS_1FWS (0x1 << 8) // (MC) 2 cycles for Read, 3 for Write operations
  771. #define AT91C_MC_FWS_2FWS (0x2 << 8) // (MC) 3 cycles for Read, 4 for Write operations
  772. #define AT91C_MC_FWS_3FWS (0x3 << 8) // (MC) 4 cycles for Read, 4 for Write operations
  773. #define AT91C_MC_FMCN (0xFF << 16) // (MC) Flash Microsecond Cycle Number
  774. // -------- MC_FCR : (MC Offset: 0x64) MC Flash Command Register --------
  775. #define AT91C_MC_FCMD (0xF << 0) // (MC) Flash Command
  776. #define AT91C_MC_FCMD_START_PROG (0x1) // (MC) Starts the programming of th epage specified by PAGEN.
  777. #define AT91C_MC_FCMD_LOCK (0x2) // (MC) Starts a lock sequence of the sector defined by the bits 4 to 7 of the field PAGEN.
  778. #define AT91C_MC_FCMD_PROG_AND_LOCK (0x3) // (MC) The lock sequence automatically happens after the programming sequence is completed.
  779. #define AT91C_MC_FCMD_UNLOCK (0x4) // (MC) Starts an unlock sequence of the sector defined by the bits 4 to 7 of the field PAGEN.
  780. #define AT91C_MC_FCMD_ERASE_ALL (0x8) // (MC) Starts the erase of the entire flash.If at least a page is locked, the command is cancelled.
  781. #define AT91C_MC_FCMD_SET_GP_NVM (0xB) // (MC) Set General Purpose NVM bits.
  782. #define AT91C_MC_FCMD_CLR_GP_NVM (0xD) // (MC) Clear General Purpose NVM bits.
  783. #define AT91C_MC_FCMD_SET_SECURITY (0xF) // (MC) Set Security Bit.
  784. #define AT91C_MC_PAGEN (0x3FF << 8) // (MC) Page Number
  785. #define AT91C_MC_KEY (0xFF << 24) // (MC) Writing Protect Key
  786. // -------- MC_FSR : (MC Offset: 0x68) MC Flash Command Register --------
  787. #define AT91C_MC_SECURITY (0x1 << 4) // (MC) Security Bit Status
  788. #define AT91C_MC_GPNVM0 (0x1 << 8) // (MC) Sector 0 Lock Status
  789. #define AT91C_MC_GPNVM1 (0x1 << 9) // (MC) Sector 1 Lock Status
  790. #define AT91C_MC_GPNVM2 (0x1 << 10) // (MC) Sector 2 Lock Status
  791. #define AT91C_MC_GPNVM3 (0x1 << 11) // (MC) Sector 3 Lock Status
  792. #define AT91C_MC_GPNVM4 (0x1 << 12) // (MC) Sector 4 Lock Status
  793. #define AT91C_MC_GPNVM5 (0x1 << 13) // (MC) Sector 5 Lock Status
  794. #define AT91C_MC_GPNVM6 (0x1 << 14) // (MC) Sector 6 Lock Status
  795. #define AT91C_MC_GPNVM7 (0x1 << 15) // (MC) Sector 7 Lock Status
  796. #define AT91C_MC_LOCKS0 (0x1 << 16) // (MC) Sector 0 Lock Status
  797. #define AT91C_MC_LOCKS1 (0x1 << 17) // (MC) Sector 1 Lock Status
  798. #define AT91C_MC_LOCKS2 (0x1 << 18) // (MC) Sector 2 Lock Status
  799. #define AT91C_MC_LOCKS3 (0x1 << 19) // (MC) Sector 3 Lock Status
  800. #define AT91C_MC_LOCKS4 (0x1 << 20) // (MC) Sector 4 Lock Status
  801. #define AT91C_MC_LOCKS5 (0x1 << 21) // (MC) Sector 5 Lock Status
  802. #define AT91C_MC_LOCKS6 (0x1 << 22) // (MC) Sector 6 Lock Status
  803. #define AT91C_MC_LOCKS7 (0x1 << 23) // (MC) Sector 7 Lock Status
  804. #define AT91C_MC_LOCKS8 (0x1 << 24) // (MC) Sector 8 Lock Status
  805. #define AT91C_MC_LOCKS9 (0x1 << 25) // (MC) Sector 9 Lock Status
  806. #define AT91C_MC_LOCKS10 (0x1 << 26) // (MC) Sector 10 Lock Status
  807. #define AT91C_MC_LOCKS11 (0x1 << 27) // (MC) Sector 11 Lock Status
  808. #define AT91C_MC_LOCKS12 (0x1 << 28) // (MC) Sector 12 Lock Status
  809. #define AT91C_MC_LOCKS13 (0x1 << 29) // (MC) Sector 13 Lock Status
  810. #define AT91C_MC_LOCKS14 (0x1 << 30) // (MC) Sector 14 Lock Status
  811. #define AT91C_MC_LOCKS15 (0x1 << 31) // (MC) Sector 15 Lock Status
  812. // *****************************************************************************
  813. // SOFTWARE API DEFINITION FOR Serial Parallel Interface
  814. // *****************************************************************************
  815. #ifndef __ASSEMBLY__
  816. typedef struct _AT91S_SPI {
  817. AT91_REG SPI_CR; // Control Register
  818. AT91_REG SPI_MR; // Mode Register
  819. AT91_REG SPI_RDR; // Receive Data Register
  820. AT91_REG SPI_TDR; // Transmit Data Register
  821. AT91_REG SPI_SR; // Status Register
  822. AT91_REG SPI_IER; // Interrupt Enable Register
  823. AT91_REG SPI_IDR; // Interrupt Disable Register
  824. AT91_REG SPI_IMR; // Interrupt Mask Register
  825. AT91_REG Reserved0[4]; //
  826. AT91_REG SPI_CSR[4]; // Chip Select Register
  827. AT91_REG Reserved1[48]; //
  828. AT91_REG SPI_RPR; // Receive Pointer Register
  829. AT91_REG SPI_RCR; // Receive Counter Register
  830. AT91_REG SPI_TPR; // Transmit Pointer Register
  831. AT91_REG SPI_TCR; // Transmit Counter Register
  832. AT91_REG SPI_RNPR; // Receive Next Pointer Register
  833. AT91_REG SPI_RNCR; // Receive Next Counter Register
  834. AT91_REG SPI_TNPR; // Transmit Next Pointer Register
  835. AT91_REG SPI_TNCR; // Transmit Next Counter Register
  836. AT91_REG SPI_PTCR; // PDC Transfer Control Register
  837. AT91_REG SPI_PTSR; // PDC Transfer Status Register
  838. } AT91S_SPI, *AT91PS_SPI;
  839. #else
  840. #define SPI_CR (AT91_CAST(AT91_REG *) 0x00000000) // (SPI_CR) Control Register
  841. #define SPI_MR (AT91_CAST(AT91_REG *) 0x00000004) // (SPI_MR) Mode Register
  842. #define SPI_RDR (AT91_CAST(AT91_REG *) 0x00000008) // (SPI_RDR) Receive Data Register
  843. #define SPI_TDR (AT91_CAST(AT91_REG *) 0x0000000C) // (SPI_TDR) Transmit Data Register
  844. #define SPI_SR (AT91_CAST(AT91_REG *) 0x00000010) // (SPI_SR) Status Register
  845. #define SPI_IER (AT91_CAST(AT91_REG *) 0x00000014) // (SPI_IER) Interrupt Enable Register
  846. #define SPI_IDR (AT91_CAST(AT91_REG *) 0x00000018) // (SPI_IDR) Interrupt Disable Register
  847. #define SPI_IMR (AT91_CAST(AT91_REG *) 0x0000001C) // (SPI_IMR) Interrupt Mask Register
  848. #define SPI_CSR (AT91_CAST(AT91_REG *) 0x00000030) // (SPI_CSR) Chip Select Register
  849. #endif
  850. // -------- SPI_CR : (SPI Offset: 0x0) SPI Control Register --------
  851. #define AT91C_SPI_SPIEN (0x1 << 0) // (SPI) SPI Enable
  852. #define AT91C_SPI_SPIDIS (0x1 << 1) // (SPI) SPI Disable
  853. #define AT91C_SPI_SWRST (0x1 << 7) // (SPI) SPI Software reset
  854. #define AT91C_SPI_LASTXFER (0x1 << 24) // (SPI) SPI Last Transfer
  855. // -------- SPI_MR : (SPI Offset: 0x4) SPI Mode Register --------
  856. #define AT91C_SPI_MSTR (0x1 << 0) // (SPI) Master/Slave Mode
  857. #define AT91C_SPI_PS (0x1 << 1) // (SPI) Peripheral Select
  858. #define AT91C_SPI_PS_FIXED (0x0 << 1) // (SPI) Fixed Peripheral Select
  859. #define AT91C_SPI_PS_VARIABLE (0x1 << 1) // (SPI) Variable Peripheral Select
  860. #define AT91C_SPI_PCSDEC (0x1 << 2) // (SPI) Chip Select Decode
  861. #define AT91C_SPI_FDIV (0x1 << 3) // (SPI) Clock Selection
  862. #define AT91C_SPI_MODFDIS (0x1 << 4) // (SPI) Mode Fault Detection
  863. #define AT91C_SPI_LLB (0x1 << 7) // (SPI) Clock Selection
  864. #define AT91C_SPI_PCS (0xF << 16) // (SPI) Peripheral Chip Select
  865. #define AT91C_SPI_DLYBCS (0xFF << 24) // (SPI) Delay Between Chip Selects
  866. // -------- SPI_RDR : (SPI Offset: 0x8) Receive Data Register --------
  867. #define AT91C_SPI_RD (0xFFFF << 0) // (SPI) Receive Data
  868. #define AT91C_SPI_RPCS (0xF << 16) // (SPI) Peripheral Chip Select Status
  869. // -------- SPI_TDR : (SPI Offset: 0xc) Transmit Data Register --------
  870. #define AT91C_SPI_TD (0xFFFF << 0) // (SPI) Transmit Data
  871. #define AT91C_SPI_TPCS (0xF << 16) // (SPI) Peripheral Chip Select Status
  872. // -------- SPI_SR : (SPI Offset: 0x10) Status Register --------
  873. #define AT91C_SPI_RDRF (0x1 << 0) // (SPI) Receive Data Register Full
  874. #define AT91C_SPI_TDRE (0x1 << 1) // (SPI) Transmit Data Register Empty
  875. #define AT91C_SPI_MODF (0x1 << 2) // (SPI) Mode Fault Error
  876. #define AT91C_SPI_OVRES (0x1 << 3) // (SPI) Overrun Error Status
  877. #define AT91C_SPI_ENDRX (0x1 << 4) // (SPI) End of Receiver Transfer
  878. #define AT91C_SPI_ENDTX (0x1 << 5) // (SPI) End of Receiver Transfer
  879. #define AT91C_SPI_RXBUFF (0x1 << 6) // (SPI) RXBUFF Interrupt
  880. #define AT91C_SPI_TXBUFE (0x1 << 7) // (SPI) TXBUFE Interrupt
  881. #define AT91C_SPI_NSSR (0x1 << 8) // (SPI) NSSR Interrupt
  882. #define AT91C_SPI_TXEMPTY (0x1 << 9) // (SPI) TXEMPTY Interrupt
  883. #define AT91C_SPI_SPIENS (0x1 << 16) // (SPI) Enable Status
  884. // -------- SPI_IER : (SPI Offset: 0x14) Interrupt Enable Register --------
  885. // -------- SPI_IDR : (SPI Offset: 0x18) Interrupt Disable Register --------
  886. // -------- SPI_IMR : (SPI Offset: 0x1c) Interrupt Mask Register --------
  887. // -------- SPI_CSR : (SPI Offset: 0x30) Chip Select Register --------
  888. #define AT91C_SPI_CPOL (0x1 << 0) // (SPI) Clock Polarity
  889. #define AT91C_SPI_NCPHA (0x1 << 1) // (SPI) Clock Phase
  890. #define AT91C_SPI_CSAAT (0x1 << 3) // (SPI) Chip Select Active After Transfer
  891. #define AT91C_SPI_BITS (0xF << 4) // (SPI) Bits Per Transfer
  892. #define AT91C_SPI_BITS_8 (0x0 << 4) // (SPI) 8 Bits Per transfer
  893. #define AT91C_SPI_BITS_9 (0x1 << 4) // (SPI) 9 Bits Per transfer
  894. #define AT91C_SPI_BITS_10 (0x2 << 4) // (SPI) 10 Bits Per transfer
  895. #define AT91C_SPI_BITS_11 (0x3 << 4) // (SPI) 11 Bits Per transfer
  896. #define AT91C_SPI_BITS_12 (0x4 << 4) // (SPI) 12 Bits Per transfer
  897. #define AT91C_SPI_BITS_13 (0x5 << 4) // (SPI) 13 Bits Per transfer
  898. #define AT91C_SPI_BITS_14 (0x6 << 4) // (SPI) 14 Bits Per transfer
  899. #define AT91C_SPI_BITS_15 (0x7 << 4) // (SPI) 15 Bits Per transfer
  900. #define AT91C_SPI_BITS_16 (0x8 << 4) // (SPI) 16 Bits Per transfer
  901. #define AT91C_SPI_SCBR (0xFF << 8) // (SPI) Serial Clock Baud Rate
  902. #define AT91C_SPI_DLYBS (0xFF << 16) // (SPI) Delay Before SPCK
  903. #define AT91C_SPI_DLYBCT (0xFF << 24) // (SPI) Delay Between Consecutive Transfers
  904. // *****************************************************************************
  905. // SOFTWARE API DEFINITION FOR Usart
  906. // *****************************************************************************
  907. #ifndef __ASSEMBLY__
  908. typedef struct _AT91S_USART {
  909. AT91_REG US_CR; // Control Register
  910. AT91_REG US_MR; // Mode Register
  911. AT91_REG US_IER; // Interrupt Enable Register
  912. AT91_REG US_IDR; // Interrupt Disable Register
  913. AT91_REG US_IMR; // Interrupt Mask Register
  914. AT91_REG US_CSR; // Channel Status Register
  915. AT91_REG US_RHR; // Receiver Holding Register
  916. AT91_REG US_THR; // Transmitter Holding Register
  917. AT91_REG US_BRGR; // Baud Rate Generator Register
  918. AT91_REG US_RTOR; // Receiver Time-out Register
  919. AT91_REG US_TTGR; // Transmitter Time-guard Register
  920. AT91_REG Reserved0[5]; //
  921. AT91_REG US_FIDI; // FI_DI_Ratio Register
  922. AT91_REG US_NER; // Nb Errors Register
  923. AT91_REG Reserved1[1]; //
  924. AT91_REG US_IF; // IRDA_FILTER Register
  925. AT91_REG Reserved2[44]; //
  926. AT91_REG US_RPR; // Receive Pointer Register
  927. AT91_REG US_RCR; // Receive Counter Register
  928. AT91_REG US_TPR; // Transmit Pointer Register
  929. AT91_REG US_TCR; // Transmit Counter Register
  930. AT91_REG US_RNPR; // Receive Next Pointer Register
  931. AT91_REG US_RNCR; // Receive Next Counter Register
  932. AT91_REG US_TNPR; // Transmit Next Pointer Register
  933. AT91_REG US_TNCR; // Transmit Next Counter Register
  934. AT91_REG US_PTCR; // PDC Transfer Control Register
  935. AT91_REG US_PTSR; // PDC Transfer Status Register
  936. } AT91S_USART, *AT91PS_USART;
  937. #else
  938. #define US_CR (AT91_CAST(AT91_REG *) 0x00000000) // (US_CR) Control Register
  939. #define US_MR (AT91_CAST(AT91_REG *) 0x00000004) // (US_MR) Mode Register
  940. #define US_IER (AT91_CAST(AT91_REG *) 0x00000008) // (US_IER) Interrupt Enable Register
  941. #define US_IDR (AT91_CAST(AT91_REG *) 0x0000000C) // (US_IDR) Interrupt Disable Register
  942. #define US_IMR (AT91_CAST(AT91_REG *) 0x00000010) // (US_IMR) Interrupt Mask Register
  943. #define US_CSR (AT91_CAST(AT91_REG *) 0x00000014) // (US_CSR) Channel Status Register
  944. #define US_RHR (AT91_CAST(AT91_REG *) 0x00000018) // (US_RHR) Receiver Holding Register
  945. #define US_THR (AT91_CAST(AT91_REG *) 0x0000001C) // (US_THR) Transmitter Holding Register
  946. #define US_BRGR (AT91_CAST(AT91_REG *) 0x00000020) // (US_BRGR) Baud Rate Generator Register
  947. #define US_RTOR (AT91_CAST(AT91_REG *) 0x00000024) // (US_RTOR) Receiver Time-out Register
  948. #define US_TTGR (AT91_CAST(AT91_REG *) 0x00000028) // (US_TTGR) Transmitter Time-guard Register
  949. #define US_FIDI (AT91_CAST(AT91_REG *) 0x00000040) // (US_FIDI) FI_DI_Ratio Register
  950. #define US_NER (AT91_CAST(AT91_REG *) 0x00000044) // (US_NER) Nb Errors Register
  951. #define US_IF (AT91_CAST(AT91_REG *) 0x0000004C) // (US_IF) IRDA_FILTER Register
  952. #endif
  953. // -------- US_CR : (USART Offset: 0x0) Debug Unit Control Register --------
  954. #define AT91C_US_STTBRK (0x1 << 9) // (USART) Start Break
  955. #define AT91C_US_STPBRK (0x1 << 10) // (USART) Stop Break
  956. #define AT91C_US_STTTO (0x1 << 11) // (USART) Start Time-out
  957. #define AT91C_US_SENDA (0x1 << 12) // (USART) Send Address
  958. #define AT91C_US_RSTIT (0x1 << 13) // (USART) Reset Iterations
  959. #define AT91C_US_RSTNACK (0x1 << 14) // (USART) Reset Non Acknowledge
  960. #define AT91C_US_RETTO (0x1 << 15) // (USART) Rearm Time-out
  961. #define AT91C_US_DTREN (0x1 << 16) // (USART) Data Terminal ready Enable
  962. #define AT91C_US_DTRDIS (0x1 << 17) // (USART) Data Terminal ready Disable
  963. #define AT91C_US_RTSEN (0x1 << 18) // (USART) Request to Send enable
  964. #define AT91C_US_RTSDIS (0x1 << 19) // (USART) Request to Send Disable
  965. // -------- US_MR : (USART Offset: 0x4) Debug Unit Mode Register --------
  966. #define AT91C_US_USMODE (0xF << 0) // (USART) Usart mode
  967. #define AT91C_US_USMODE_NORMAL (0x0) // (USART) Normal
  968. #define AT91C_US_USMODE_RS485 (0x1) // (USART) RS485
  969. #define AT91C_US_USMODE_HWHSH (0x2) // (USART) Hardware Handshaking
  970. #define AT91C_US_USMODE_MODEM (0x3) // (USART) Modem
  971. #define AT91C_US_USMODE_ISO7816_0 (0x4) // (USART) ISO7816 protocol: T = 0
  972. #define AT91C_US_USMODE_ISO7816_1 (0x6) // (USART) ISO7816 protocol: T = 1
  973. #define AT91C_US_USMODE_IRDA (0x8) // (USART) IrDA
  974. #define AT91C_US_USMODE_SWHSH (0xC) // (USART) Software Handshaking
  975. #define AT91C_US_CLKS (0x3 << 4) // (USART) Clock Selection (Baud Rate generator Input Clock
  976. #define AT91C_US_CLKS_CLOCK (0x0 << 4) // (USART) Clock
  977. #define AT91C_US_CLKS_FDIV1 (0x1 << 4) // (USART) fdiv1
  978. #define AT91C_US_CLKS_SLOW (0x2 << 4) // (USART) slow_clock (ARM)
  979. #define AT91C_US_CLKS_EXT (0x3 << 4) // (USART) External (SCK)
  980. #define AT91C_US_CHRL (0x3 << 6) // (USART) Clock Selection (Baud Rate generator Input Clock
  981. #define AT91C_US_CHRL_5_BITS (0x0 << 6) // (USART) Character Length: 5 bits
  982. #define AT91C_US_CHRL_6_BITS (0x1 << 6) // (USART) Character Length: 6 bits
  983. #define AT91C_US_CHRL_7_BITS (0x2 << 6) // (USART) Character Length: 7 bits
  984. #define AT91C_US_CHRL_8_BITS (0x3 << 6) // (USART) Character Length: 8 bits
  985. #define AT91C_US_SYNC (0x1 << 8) // (USART) Synchronous Mode Select
  986. #define AT91C_US_NBSTOP (0x3 << 12) // (USART) Number of Stop bits
  987. #define AT91C_US_NBSTOP_1_BIT (0x0 << 12) // (USART) 1 stop bit
  988. #define AT91C_US_NBSTOP_15_BIT (0x1 << 12) // (USART) Asynchronous (SYNC=0) 2 stop bits Synchronous (SYNC=1) 2 stop bits
  989. #define AT91C_US_NBSTOP_2_BIT (0x2 << 12) // (USART) 2 stop bits
  990. #define AT91C_US_MSBF (0x1 << 16) // (USART) Bit Order
  991. #define AT91C_US_MODE9 (0x1 << 17) // (USART) 9-bit Character length
  992. #define AT91C_US_CKLO (0x1 << 18) // (USART) Clock Output Select
  993. #define AT91C_US_OVER (0x1 << 19) // (USART) Over Sampling Mode
  994. #define AT91C_US_INACK (0x1 << 20) // (USART) Inhibit Non Acknowledge
  995. #define AT91C_US_DSNACK (0x1 << 21) // (USART) Disable Successive NACK
  996. #define AT91C_US_MAX_ITER (0x1 << 24) // (USART) Number of Repetitions
  997. #define AT91C_US_FILTER (0x1 << 28) // (USART) Receive Line Filter
  998. // -------- US_IER : (USART Offset: 0x8) Debug Unit Interrupt Enable Register --------
  999. #define AT91C_US_RXBRK (0x1 << 2) // (USART) Break Received/End of Break
  1000. #define AT91C_US_TIMEOUT (0x1 << 8) // (USART) Receiver Time-out
  1001. #define AT91C_US_ITERATION (0x1 << 10) // (USART) Max number of Repetitions Reached
  1002. #define AT91C_US_NACK (0x1 << 13) // (USART) Non Acknowledge
  1003. #define AT91C_US_RIIC (0x1 << 16) // (USART) Ring INdicator Input Change Flag
  1004. #define AT91C_US_DSRIC (0x1 << 17) // (USART) Data Set Ready Input Change Flag
  1005. #define AT91C_US_DCDIC (0x1 << 18) // (USART) Data Carrier Flag
  1006. #define AT91C_US_CTSIC (0x1 << 19) // (USART) Clear To Send Input Change Flag
  1007. // -------- US_IDR : (USART Offset: 0xc) Debug Unit Interrupt Disable Register --------
  1008. // -------- US_IMR : (USART Offset: 0x10) Debug Unit Interrupt Mask Register --------
  1009. // -------- US_CSR : (USART Offset: 0x14) Debug Unit Channel Status Register --------
  1010. #define AT91C_US_RI (0x1 << 20) // (USART) Image of RI Input
  1011. #define AT91C_US_DSR (0x1 << 21) // (USART) Image of DSR Input
  1012. #define AT91C_US_DCD (0x1 << 22) // (USART) Image of DCD Input
  1013. #define AT91C_US_CTS (0x1 << 23) // (USART) Image of CTS Input
  1014. // *****************************************************************************
  1015. // SOFTWARE API DEFINITION FOR Synchronous Serial Controller Interface
  1016. // *****************************************************************************
  1017. #ifndef __ASSEMBLY__
  1018. typedef struct _AT91S_SSC {
  1019. AT91_REG SSC_CR; // Control Register
  1020. AT91_REG SSC_CMR; // Clock Mode Register
  1021. AT91_REG Reserved0[2]; //
  1022. AT91_REG SSC_RCMR; // Receive Clock ModeRegister
  1023. AT91_REG SSC_RFMR; // Receive Frame Mode Register
  1024. AT91_REG SSC_TCMR; // Transmit Clock Mode Register
  1025. AT91_REG SSC_TFMR; // Transmit Frame Mode Register
  1026. AT91_REG SSC_RHR; // Receive Holding Register
  1027. AT91_REG SSC_THR; // Transmit Holding Register
  1028. AT91_REG Reserved1[2]; //
  1029. AT91_REG SSC_RSHR; // Receive Sync Holding Register
  1030. AT91_REG SSC_TSHR; // Transmit Sync Holding Register
  1031. AT91_REG Reserved2[2]; //
  1032. AT91_REG SSC_SR; // Status Register
  1033. AT91_REG SSC_IER; // Interrupt Enable Register
  1034. AT91_REG SSC_IDR; // Interrupt Disable Register
  1035. AT91_REG SSC_IMR; // Interrupt Mask Register
  1036. AT91_REG Reserved3[44]; //
  1037. AT91_REG SSC_RPR; // Receive Pointer Register
  1038. AT91_REG SSC_RCR; // Receive Counter Register
  1039. AT91_REG SSC_TPR; // Transmit Pointer Register
  1040. AT91_REG SSC_TCR; // Transmit Counter Register
  1041. AT91_REG SSC_RNPR; // Receive Next Pointer Register
  1042. AT91_REG SSC_RNCR; // Receive Next Counter Register
  1043. AT91_REG SSC_TNPR; // Transmit Next Pointer Register
  1044. AT91_REG SSC_TNCR; // Transmit Next Counter Register
  1045. AT91_REG SSC_PTCR; // PDC Transfer Control Register
  1046. AT91_REG SSC_PTSR; // PDC Transfer Status Register
  1047. } AT91S_SSC, *AT91PS_SSC;
  1048. #else
  1049. #define SSC_CR (AT91_CAST(AT91_REG *) 0x00000000) // (SSC_CR) Control Register
  1050. #define SSC_CMR (AT91_CAST(AT91_REG *) 0x00000004) // (SSC_CMR) Clock Mode Register
  1051. #define SSC_RCMR (AT91_CAST(AT91_REG *) 0x00000010) // (SSC_RCMR) Receive Clock ModeRegister
  1052. #define SSC_RFMR (AT91_CAST(AT91_REG *) 0x00000014) // (SSC_RFMR) Receive Frame Mode Register
  1053. #define SSC_TCMR (AT91_CAST(AT91_REG *) 0x00000018) // (SSC_TCMR) Transmit Clock Mode Register
  1054. #define SSC_TFMR (AT91_CAST(AT91_REG *) 0x0000001C) // (SSC_TFMR) Transmit Frame Mode Register
  1055. #define SSC_RHR (AT91_CAST(AT91_REG *) 0x00000020) // (SSC_RHR) Receive Holding Register
  1056. #define SSC_THR (AT91_CAST(AT91_REG *) 0x00000024) // (SSC_THR) Transmit Holding Register
  1057. #define SSC_RSHR (AT91_CAST(AT91_REG *) 0x00000030) // (SSC_RSHR) Receive Sync Holding Register
  1058. #define SSC_TSHR (AT91_CAST(AT91_REG *) 0x00000034) // (SSC_TSHR) Transmit Sync Holding Register
  1059. #define SSC_SR (AT91_CAST(AT91_REG *) 0x00000040) // (SSC_SR) Status Register
  1060. #define SSC_IER (AT91_CAST(AT91_REG *) 0x00000044) // (SSC_IER) Interrupt Enable Register
  1061. #define SSC_IDR (AT91_CAST(AT91_REG *) 0x00000048) // (SSC_IDR) Interrupt Disable Register
  1062. #define SSC_IMR (AT91_CAST(AT91_REG *) 0x0000004C) // (SSC_IMR) Interrupt Mask Register
  1063. #endif
  1064. // -------- SSC_CR : (SSC Offset: 0x0) SSC Control Register --------
  1065. #define AT91C_SSC_RXEN (0x1 << 0) // (SSC) Receive Enable
  1066. #define AT91C_SSC_RXDIS (0x1 << 1) // (SSC) Receive Disable
  1067. #define AT91C_SSC_TXEN (0x1 << 8) // (SSC) Transmit Enable
  1068. #define AT91C_SSC_TXDIS (0x1 << 9) // (SSC) Transmit Disable
  1069. #define AT91C_SSC_SWRST (0x1 << 15) // (SSC) Software Reset
  1070. // -------- SSC_RCMR : (SSC Offset: 0x10) SSC Receive Clock Mode Register --------
  1071. #define AT91C_SSC_CKS (0x3 << 0) // (SSC) Receive/Transmit Clock Selection
  1072. #define AT91C_SSC_CKS_DIV (0x0) // (SSC) Divided Clock
  1073. #define AT91C_SSC_CKS_TK (0x1) // (SSC) TK Clock signal
  1074. #define AT91C_SSC_CKS_RK (0x2) // (SSC) RK pin
  1075. #define AT91C_SSC_CKO (0x7 << 2) // (SSC) Receive/Transmit Clock Output Mode Selection
  1076. #define AT91C_SSC_CKO_NONE (0x0 << 2) // (SSC) Receive/Transmit Clock Output Mode: None RK pin: Input-only
  1077. #define AT91C_SSC_CKO_CONTINOUS (0x1 << 2) // (SSC) Continuous Receive/Transmit Clock RK pin: Output
  1078. #define AT91C_SSC_CKO_DATA_TX (0x2 << 2) // (SSC) Receive/Transmit Clock only during data transfers RK pin: Output
  1079. #define AT91C_SSC_CKI (0x1 << 5) // (SSC) Receive/Transmit Clock Inversion
  1080. #define AT91C_SSC_CKG (0x3 << 6) // (SSC) Receive/Transmit Clock Gating Selection
  1081. #define AT91C_SSC_CKG_NONE (0x0 << 6) // (SSC) Receive/Transmit Clock Gating: None, continuous clock
  1082. #define AT91C_SSC_CKG_LOW (0x1 << 6) // (SSC) Receive/Transmit Clock enabled only if RF Low
  1083. #define AT91C_SSC_CKG_HIGH (0x2 << 6) // (SSC) Receive/Transmit Clock enabled only if RF High
  1084. #define AT91C_SSC_START (0xF << 8) // (SSC) Receive/Transmit Start Selection
  1085. #define AT91C_SSC_START_CONTINOUS (0x0 << 8) // (SSC) Continuous, as soon as the receiver is enabled, and immediately after the end of transfer of the previous data.
  1086. #define AT91C_SSC_START_TX (0x1 << 8) // (SSC) Transmit/Receive start
  1087. #define AT91C_SSC_START_LOW_RF (0x2 << 8) // (SSC) Detection of a low level on RF input
  1088. #define AT91C_SSC_START_HIGH_RF (0x3 << 8) // (SSC) Detection of a high level on RF input
  1089. #define AT91C_SSC_START_FALL_RF (0x4 << 8) // (SSC) Detection of a falling edge on RF input
  1090. #define AT91C_SSC_START_RISE_RF (0x5 << 8) // (SSC) Detection of a rising edge on RF input
  1091. #define AT91C_SSC_START_LEVEL_RF (0x6 << 8) // (SSC) Detection of any level change on RF input
  1092. #define AT91C_SSC_START_EDGE_RF (0x7 << 8) // (SSC) Detection of any edge on RF input
  1093. #define AT91C_SSC_START_0 (0x8 << 8) // (SSC) Compare 0
  1094. #define AT91C_SSC_STOP (0x1 << 12) // (SSC) Receive Stop Selection
  1095. #define AT91C_SSC_STTDLY (0xFF << 16) // (SSC) Receive/Transmit Start Delay
  1096. #define AT91C_SSC_PERIOD (0xFF << 24) // (SSC) Receive/Transmit Period Divider Selection
  1097. // -------- SSC_RFMR : (SSC Offset: 0x14) SSC Receive Frame Mode Register --------
  1098. #define AT91C_SSC_DATLEN (0x1F << 0) // (SSC) Data Length
  1099. #define AT91C_SSC_LOOP (0x1 << 5) // (SSC) Loop Mode
  1100. #define AT91C_SSC_MSBF (0x1 << 7) // (SSC) Most Significant Bit First
  1101. #define AT91C_SSC_DATNB (0xF << 8) // (SSC) Data Number per Frame
  1102. #define AT91C_SSC_FSLEN (0xF << 16) // (SSC) Receive/Transmit Frame Sync length
  1103. #define AT91C_SSC_FSOS (0x7 << 20) // (SSC) Receive/Transmit Frame Sync Output Selection
  1104. #define AT91C_SSC_FSOS_NONE (0x0 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: None RK pin Input-only
  1105. #define AT91C_SSC_FSOS_NEGATIVE (0x1 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: Negative Pulse
  1106. #define AT91C_SSC_FSOS_POSITIVE (0x2 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: Positive Pulse
  1107. #define AT91C_SSC_FSOS_LOW (0x3 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: Driver Low during data transfer
  1108. #define AT91C_SSC_FSOS_HIGH (0x4 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: Driver High during data transfer
  1109. #define AT91C_SSC_FSOS_TOGGLE (0x5 << 20) // (SSC) Selected Receive/Transmit Frame Sync Signal: Toggling at each start of data transfer
  1110. #define AT91C_SSC_FSEDGE (0x1 << 24) // (SSC) Frame Sync Edge Detection
  1111. // -------- SSC_TCMR : (SSC Offset: 0x18) SSC Transmit Clock Mode Register --------
  1112. // -------- SSC_TFMR : (SSC Offset: 0x1c) SSC Transmit Frame Mode Register --------
  1113. #define AT91C_SSC_DATDEF (0x1 << 5) // (SSC) Data Default Value
  1114. #define AT91C_SSC_FSDEN (0x1 << 23) // (SSC) Frame Sync Data Enable
  1115. // -------- SSC_SR : (SSC Offset: 0x40) SSC Status Register --------
  1116. #define AT91C_SSC_TXRDY (0x1 << 0) // (SSC) Transmit Ready
  1117. #define AT91C_SSC_TXEMPTY (0x1 << 1) // (SSC) Transmit Empty
  1118. #define AT91C_SSC_ENDTX (0x1 << 2) // (SSC) End Of Transmission
  1119. #define AT91C_SSC_TXBUFE (0x1 << 3) // (SSC) Transmit Buffer Empty
  1120. #define AT91C_SSC_RXRDY (0x1 << 4) // (SSC) Receive Ready
  1121. #define AT91C_SSC_OVRUN (0x1 << 5) // (SSC) Receive Overrun
  1122. #define AT91C_SSC_ENDRX (0x1 << 6) // (SSC) End of Reception
  1123. #define AT91C_SSC_RXBUFF (0x1 << 7) // (SSC) Receive Buffer Full
  1124. #define AT91C_SSC_CP0 (0x1 << 8) // (SSC) Compare 0
  1125. #define AT91C_SSC_CP1 (0x1 << 9) // (SSC) Compare 1
  1126. #define AT91C_SSC_TXSYN (0x1 << 10) // (SSC) Transmit Sync
  1127. #define AT91C_SSC_RXSYN (0x1 << 11) // (SSC) Receive Sync
  1128. #define AT91C_SSC_TXENA (0x1 << 16) // (SSC) Transmit Enable
  1129. #define AT91C_SSC_RXENA (0x1 << 17) // (SSC) Receive Enable
  1130. // -------- SSC_IER : (SSC Offset: 0x44) SSC Interrupt Enable Register --------
  1131. // -------- SSC_IDR : (SSC Offset: 0x48) SSC Interrupt Disable Register --------
  1132. // -------- SSC_IMR : (SSC Offset: 0x4c) SSC Interrupt Mask Register --------
  1133. // *****************************************************************************
  1134. // SOFTWARE API DEFINITION FOR Two-wire Interface
  1135. // *****************************************************************************
  1136. #ifndef __ASSEMBLY__
  1137. typedef struct _AT91S_TWI {
  1138. AT91_REG TWI_CR; // Control Register
  1139. AT91_REG TWI_MMR; // Master Mode Register
  1140. AT91_REG Reserved0[1]; //
  1141. AT91_REG TWI_IADR; // Internal Address Register
  1142. AT91_REG TWI_CWGR; // Clock Waveform Generator Register
  1143. AT91_REG Reserved1[3]; //
  1144. AT91_REG TWI_SR; // Status Register
  1145. AT91_REG TWI_IER; // Interrupt Enable Register
  1146. AT91_REG TWI_IDR; // Interrupt Disable Register
  1147. AT91_REG TWI_IMR; // Interrupt Mask Register
  1148. AT91_REG TWI_RHR; // Receive Holding Register
  1149. AT91_REG TWI_THR; // Transmit Holding Register
  1150. AT91_REG Reserved2[50]; //
  1151. AT91_REG TWI_RPR; // Receive Pointer Register
  1152. AT91_REG TWI_RCR; // Receive Counter Register
  1153. AT91_REG TWI_TPR; // Transmit Pointer Register
  1154. AT91_REG TWI_TCR; // Transmit Counter Register
  1155. AT91_REG TWI_RNPR; // Receive Next Pointer Register
  1156. AT91_REG TWI_RNCR; // Receive Next Counter Register
  1157. AT91_REG TWI_TNPR; // Transmit Next Pointer Register
  1158. AT91_REG TWI_TNCR; // Transmit Next Counter Register
  1159. AT91_REG TWI_PTCR; // PDC Transfer Control Register
  1160. AT91_REG TWI_PTSR; // PDC Transfer Status Register
  1161. } AT91S_TWI, *AT91PS_TWI;
  1162. #else
  1163. #define TWI_CR (AT91_CAST(AT91_REG *) 0x00000000) // (TWI_CR) Control Register
  1164. #define TWI_MMR (AT91_CAST(AT91_REG *) 0x00000004) // (TWI_MMR) Master Mode Register
  1165. #define TWI_IADR (AT91_CAST(AT91_REG *) 0x0000000C) // (TWI_IADR) Internal Address Register
  1166. #define TWI_CWGR (AT91_CAST(AT91_REG *) 0x00000010) // (TWI_CWGR) Clock Waveform Generator Register
  1167. #define TWI_SR (AT91_CAST(AT91_REG *) 0x00000020) // (TWI_SR) Status Register
  1168. #define TWI_IER (AT91_CAST(AT91_REG *) 0x00000024) // (TWI_IER) Interrupt Enable Register
  1169. #define TWI_IDR (AT91_CAST(AT91_REG *) 0x00000028) // (TWI_IDR) Interrupt Disable Register
  1170. #define TWI_IMR (AT91_CAST(AT91_REG *) 0x0000002C) // (TWI_IMR) Interrupt Mask Register
  1171. #define TWI_RHR (AT91_CAST(AT91_REG *) 0x00000030) // (TWI_RHR) Receive Holding Register
  1172. #define TWI_THR (AT91_CAST(AT91_REG *) 0x00000034) // (TWI_THR) Transmit Holding Register
  1173. #endif
  1174. // -------- TWI_CR : (TWI Offset: 0x0) TWI Control Register --------
  1175. #define AT91C_TWI_START (0x1 << 0) // (TWI) Send a START Condition
  1176. #define AT91C_TWI_STOP (0x1 << 1) // (TWI) Send a STOP Condition
  1177. #define AT91C_TWI_MSEN (0x1 << 2) // (TWI) TWI Master Transfer Enabled
  1178. #define AT91C_TWI_MSDIS (0x1 << 3) // (TWI) TWI Master Transfer Disabled
  1179. #define AT91C_TWI_SWRST (0x1 << 7) // (TWI) Software Reset
  1180. // -------- TWI_MMR : (TWI Offset: 0x4) TWI Master Mode Register --------
  1181. #define AT91C_TWI_IADRSZ (0x3 << 8) // (TWI) Internal Device Address Size
  1182. #define AT91C_TWI_IADRSZ_NO (0x0 << 8) // (TWI) No internal device address
  1183. #define AT91C_TWI_IADRSZ_1_BYTE (0x1 << 8) // (TWI) One-byte internal device address
  1184. #define AT91C_TWI_IADRSZ_2_BYTE (0x2 << 8) // (TWI) Two-byte internal device address
  1185. #define AT91C_TWI_IADRSZ_3_BYTE (0x3 << 8) // (TWI) Three-byte internal device address
  1186. #define AT91C_TWI_MREAD (0x1 << 12) // (TWI) Master Read Direction
  1187. #define AT91C_TWI_DADR (0x7F << 16) // (TWI) Device Address
  1188. // -------- TWI_CWGR : (TWI Offset: 0x10) TWI Clock Waveform Generator Register --------
  1189. #define AT91C_TWI_CLDIV (0xFF << 0) // (TWI) Clock Low Divider
  1190. #define AT91C_TWI_CHDIV (0xFF << 8) // (TWI) Clock High Divider
  1191. #define AT91C_TWI_CKDIV (0x7 << 16) // (TWI) Clock Divider
  1192. // -------- TWI_SR : (TWI Offset: 0x20) TWI Status Register --------
  1193. #define AT91C_TWI_TXCOMP (0x1 << 0) // (TWI) Transmission Completed
  1194. #define AT91C_TWI_RXRDY (0x1 << 1) // (TWI) Receive holding register ReaDY
  1195. #define AT91C_TWI_TXRDY (0x1 << 2) // (TWI) Transmit holding register ReaDY
  1196. #define AT91C_TWI_OVRE (0x1 << 6) // (TWI) Overrun Error
  1197. #define AT91C_TWI_UNRE (0x1 << 7) // (TWI) Underrun Error
  1198. #define AT91C_TWI_NACK (0x1 << 8) // (TWI) Not Acknowledged
  1199. #define AT91C_TWI_ENDRX (0x1 << 12) // (TWI)
  1200. #define AT91C_TWI_ENDTX (0x1 << 13) // (TWI)
  1201. #define AT91C_TWI_RXBUFF (0x1 << 14) // (TWI)
  1202. #define AT91C_TWI_TXBUFE (0x1 << 15) // (TWI)
  1203. // -------- TWI_IER : (TWI Offset: 0x24) TWI Interrupt Enable Register --------
  1204. // -------- TWI_IDR : (TWI Offset: 0x28) TWI Interrupt Disable Register --------
  1205. // -------- TWI_IMR : (TWI Offset: 0x2c) TWI Interrupt Mask Register --------
  1206. // *****************************************************************************
  1207. // SOFTWARE API DEFINITION FOR PWMC Channel Interface
  1208. // *****************************************************************************
  1209. #ifndef __ASSEMBLY__
  1210. typedef struct _AT91S_PWMC_CH {
  1211. AT91_REG PWMC_CMR; // Channel Mode Register
  1212. AT91_REG PWMC_CDTYR; // Channel Duty Cycle Register
  1213. AT91_REG PWMC_CPRDR; // Channel Period Register
  1214. AT91_REG PWMC_CCNTR; // Channel Counter Register
  1215. AT91_REG PWMC_CUPDR; // Channel Update Register
  1216. AT91_REG PWMC_Reserved[3]; // Reserved
  1217. } AT91S_PWMC_CH, *AT91PS_PWMC_CH;
  1218. #else
  1219. #define PWMC_CMR (AT91_CAST(AT91_REG *) 0x00000000) // (PWMC_CMR) Channel Mode Register
  1220. #define PWMC_CDTYR (AT91_CAST(AT91_REG *) 0x00000004) // (PWMC_CDTYR) Channel Duty Cycle Register
  1221. #define PWMC_CPRDR (AT91_CAST(AT91_REG *) 0x00000008) // (PWMC_CPRDR) Channel Period Register
  1222. #define PWMC_CCNTR (AT91_CAST(AT91_REG *) 0x0000000C) // (PWMC_CCNTR) Channel Counter Register
  1223. #define PWMC_CUPDR (AT91_CAST(AT91_REG *) 0x00000010) // (PWMC_CUPDR) Channel Update Register
  1224. #define Reserved (AT91_CAST(AT91_REG *) 0x00000014) // (Reserved) Reserved
  1225. #endif
  1226. // -------- PWMC_CMR : (PWMC_CH Offset: 0x0) PWMC Channel Mode Register --------
  1227. #define AT91C_PWMC_CPRE (0xF << 0) // (PWMC_CH) Channel Pre-scaler : PWMC_CLKx
  1228. #define AT91C_PWMC_CPRE_MCK (0x0) // (PWMC_CH)
  1229. #define AT91C_PWMC_CPRE_MCKA (0xB) // (PWMC_CH)
  1230. #define AT91C_PWMC_CPRE_MCKB (0xC) // (PWMC_CH)
  1231. #define AT91C_PWMC_CALG (0x1 << 8) // (PWMC_CH) Channel Alignment
  1232. #define AT91C_PWMC_CPOL (0x1 << 9) // (PWMC_CH) Channel Polarity
  1233. #define AT91C_PWMC_CPD (0x1 << 10) // (PWMC_CH) Channel Update Period
  1234. // -------- PWMC_CDTYR : (PWMC_CH Offset: 0x4) PWMC Channel Duty Cycle Register --------
  1235. #define AT91C_PWMC_CDTY (0x0 << 0) // (PWMC_CH) Channel Duty Cycle
  1236. // -------- PWMC_CPRDR : (PWMC_CH Offset: 0x8) PWMC Channel Period Register --------
  1237. #define AT91C_PWMC_CPRD (0x0 << 0) // (PWMC_CH) Channel Period
  1238. // -------- PWMC_CCNTR : (PWMC_CH Offset: 0xc) PWMC Channel Counter Register --------
  1239. #define AT91C_PWMC_CCNT (0x0 << 0) // (PWMC_CH) Channel Counter
  1240. // -------- PWMC_CUPDR : (PWMC_CH Offset: 0x10) PWMC Channel Update Register --------
  1241. #define AT91C_PWMC_CUPD (0x0 << 0) // (PWMC_CH) Channel Update
  1242. // *****************************************************************************
  1243. // SOFTWARE API DEFINITION FOR Pulse Width Modulation Controller Interface
  1244. // *****************************************************************************
  1245. #ifndef __ASSEMBLY__
  1246. typedef struct _AT91S_PWMC {
  1247. AT91_REG PWMC_MR; // PWMC Mode Register
  1248. AT91_REG PWMC_ENA; // PWMC Enable Register
  1249. AT91_REG PWMC_DIS; // PWMC Disable Register
  1250. AT91_REG PWMC_SR; // PWMC Status Register
  1251. AT91_REG PWMC_IER; // PWMC Interrupt Enable Register
  1252. AT91_REG PWMC_IDR; // PWMC Interrupt Disable Register
  1253. AT91_REG PWMC_IMR; // PWMC Interrupt Mask Register
  1254. AT91_REG PWMC_ISR; // PWMC Interrupt Status Register
  1255. AT91_REG Reserved0[55]; //
  1256. AT91_REG PWMC_VR; // PWMC Version Register
  1257. AT91_REG Reserved1[64]; //
  1258. AT91S_PWMC_CH PWMC_CH[4]; // PWMC Channel
  1259. } AT91S_PWMC, *AT91PS_PWMC;
  1260. #else
  1261. #define PWMC_MR (AT91_CAST(AT91_REG *) 0x00000000) // (PWMC_MR) PWMC Mode Register
  1262. #define PWMC_ENA (AT91_CAST(AT91_REG *) 0x00000004) // (PWMC_ENA) PWMC Enable Register
  1263. #define PWMC_DIS (AT91_CAST(AT91_REG *) 0x00000008) // (PWMC_DIS) PWMC Disable Register
  1264. #define PWMC_SR (AT91_CAST(AT91_REG *) 0x0000000C) // (PWMC_SR) PWMC Status Register
  1265. #define PWMC_IER (AT91_CAST(AT91_REG *) 0x00000010) // (PWMC_IER) PWMC Interrupt Enable Register
  1266. #define PWMC_IDR (AT91_CAST(AT91_REG *) 0x00000014) // (PWMC_IDR) PWMC Interrupt Disable Register
  1267. #define PWMC_IMR (AT91_CAST(AT91_REG *) 0x00000018) // (PWMC_IMR) PWMC Interrupt Mask Register
  1268. #define PWMC_ISR (AT91_CAST(AT91_REG *) 0x0000001C) // (PWMC_ISR) PWMC Interrupt Status Register
  1269. #define PWMC_VR (AT91_CAST(AT91_REG *) 0x000000FC) // (PWMC_VR) PWMC Version Register
  1270. #endif
  1271. // -------- PWMC_MR : (PWMC Offset: 0x0) PWMC Mode Register --------
  1272. #define AT91C_PWMC_DIVA (0xFF << 0) // (PWMC) CLKA divide factor.
  1273. #define AT91C_PWMC_PREA (0xF << 8) // (PWMC) Divider Input Clock Prescaler A
  1274. #define AT91C_PWMC_PREA_MCK (0x0 << 8) // (PWMC)
  1275. #define AT91C_PWMC_DIVB (0xFF << 16) // (PWMC) CLKB divide factor.
  1276. #define AT91C_PWMC_PREB (0xF << 24) // (PWMC) Divider Input Clock Prescaler B
  1277. #define AT91C_PWMC_PREB_MCK (0x0 << 24) // (PWMC)
  1278. // -------- PWMC_ENA : (PWMC Offset: 0x4) PWMC Enable Register --------
  1279. #define AT91C_PWMC_CHID0 (0x1 << 0) // (PWMC) Channel ID 0
  1280. #define AT91C_PWMC_CHID1 (0x1 << 1) // (PWMC) Channel ID 1
  1281. #define AT91C_PWMC_CHID2 (0x1 << 2) // (PWMC) Channel ID 2
  1282. #define AT91C_PWMC_CHID3 (0x1 << 3) // (PWMC) Channel ID 3
  1283. // -------- PWMC_DIS : (PWMC Offset: 0x8) PWMC Disable Register --------
  1284. // -------- PWMC_SR : (PWMC Offset: 0xc) PWMC Status Register --------
  1285. // -------- PWMC_IER : (PWMC Offset: 0x10) PWMC Interrupt Enable Register --------
  1286. // -------- PWMC_IDR : (PWMC Offset: 0x14) PWMC Interrupt Disable Register --------
  1287. // -------- PWMC_IMR : (PWMC Offset: 0x18) PWMC Interrupt Mask Register --------
  1288. // -------- PWMC_ISR : (PWMC Offset: 0x1c) PWMC Interrupt Status Register --------
  1289. // *****************************************************************************
  1290. // SOFTWARE API DEFINITION FOR USB Device Interface
  1291. // *****************************************************************************
  1292. #ifndef __ASSEMBLY__
  1293. typedef struct _AT91S_UDP {
  1294. AT91_REG UDP_NUM; // Frame Number Register
  1295. AT91_REG UDP_GLBSTATE; // Global State Register
  1296. AT91_REG UDP_FADDR; // Function Address Register
  1297. AT91_REG Reserved0[1]; //
  1298. AT91_REG UDP_IER; // Interrupt Enable Register
  1299. AT91_REG UDP_IDR; // Interrupt Disable Register
  1300. AT91_REG UDP_IMR; // Interrupt Mask Register
  1301. AT91_REG UDP_ISR; // Interrupt Status Register
  1302. AT91_REG UDP_ICR; // Interrupt Clear Register
  1303. AT91_REG Reserved1[1]; //
  1304. AT91_REG UDP_RSTEP; // Reset Endpoint Register
  1305. AT91_REG Reserved2[1]; //
  1306. AT91_REG UDP_CSR[6]; // Endpoint Control and Status Register
  1307. AT91_REG Reserved3[2]; //
  1308. AT91_REG UDP_FDR[6]; // Endpoint FIFO Data Register
  1309. AT91_REG Reserved4[3]; //
  1310. AT91_REG UDP_TXVC; // Transceiver Control Register
  1311. } AT91S_UDP, *AT91PS_UDP;
  1312. #else
  1313. #define UDP_FRM_NUM (AT91_CAST(AT91_REG *) 0x00000000) // (UDP_FRM_NUM) Frame Number Register
  1314. #define UDP_GLBSTATE (AT91_CAST(AT91_REG *) 0x00000004) // (UDP_GLBSTATE) Global State Register
  1315. #define UDP_FADDR (AT91_CAST(AT91_REG *) 0x00000008) // (UDP_FADDR) Function Address Register
  1316. #define UDP_IER (AT91_CAST(AT91_REG *) 0x00000010) // (UDP_IER) Interrupt Enable Register
  1317. #define UDP_IDR (AT91_CAST(AT91_REG *) 0x00000014) // (UDP_IDR) Interrupt Disable Register
  1318. #define UDP_IMR (AT91_CAST(AT91_REG *) 0x00000018) // (UDP_IMR) Interrupt Mask Register
  1319. #define UDP_ISR (AT91_CAST(AT91_REG *) 0x0000001C) // (UDP_ISR) Interrupt Status Register
  1320. #define UDP_ICR (AT91_CAST(AT91_REG *) 0x00000020) // (UDP_ICR) Interrupt Clear Register
  1321. #define UDP_RSTEP (AT91_CAST(AT91_REG *) 0x00000028) // (UDP_RSTEP) Reset Endpoint Register
  1322. #define UDP_CSR (AT91_CAST(AT91_REG *) 0x00000030) // (UDP_CSR) Endpoint Control and Status Register
  1323. #define UDP_FDR (AT91_CAST(AT91_REG *) 0x00000050) // (UDP_FDR) Endpoint FIFO Data Register
  1324. #define UDP_TXVC (AT91_CAST(AT91_REG *) 0x00000074) // (UDP_TXVC) Transceiver Control Register
  1325. #endif
  1326. // -------- UDP_FRM_NUM : (UDP Offset: 0x0) USB Frame Number Register --------
  1327. #define AT91C_UDP_FRM_NUM (0x7FF << 0) // (UDP) Frame Number as Defined in the Packet Field Formats
  1328. #define AT91C_UDP_FRM_ERR (0x1 << 16) // (UDP) Frame Error
  1329. #define AT91C_UDP_FRM_OK (0x1 << 17) // (UDP) Frame OK
  1330. // -------- UDP_GLB_STATE : (UDP Offset: 0x4) USB Global State Register --------
  1331. #define AT91C_UDP_FADDEN (0x1 << 0) // (UDP) Function Address Enable
  1332. #define AT91C_UDP_CONFG (0x1 << 1) // (UDP) Configured
  1333. #define AT91C_UDP_ESR (0x1 << 2) // (UDP) Enable Send Resume
  1334. #define AT91C_UDP_RSMINPR (0x1 << 3) // (UDP) A Resume Has Been Sent to the Host
  1335. #define AT91C_UDP_RMWUPE (0x1 << 4) // (UDP) Remote Wake Up Enable
  1336. // -------- UDP_FADDR : (UDP Offset: 0x8) USB Function Address Register --------
  1337. #define AT91C_UDP_FADD (0xFF << 0) // (UDP) Function Address Value
  1338. #define AT91C_UDP_FEN (0x1 << 8) // (UDP) Function Enable
  1339. // -------- UDP_IER : (UDP Offset: 0x10) USB Interrupt Enable Register --------
  1340. #define AT91C_UDP_EPINT0 (0x1 << 0) // (UDP) Endpoint 0 Interrupt
  1341. #define AT91C_UDP_EPINT1 (0x1 << 1) // (UDP) Endpoint 0 Interrupt
  1342. #define AT91C_UDP_EPINT2 (0x1 << 2) // (UDP) Endpoint 2 Interrupt
  1343. #define AT91C_UDP_EPINT3 (0x1 << 3) // (UDP) Endpoint 3 Interrupt
  1344. #define AT91C_UDP_EPINT4 (0x1 << 4) // (UDP) Endpoint 4 Interrupt
  1345. #define AT91C_UDP_EPINT5 (0x1 << 5) // (UDP) Endpoint 5 Interrupt
  1346. #define AT91C_UDP_RXSUSP (0x1 << 8) // (UDP) USB Suspend Interrupt
  1347. #define AT91C_UDP_RXRSM (0x1 << 9) // (UDP) USB Resume Interrupt
  1348. #define AT91C_UDP_EXTRSM (0x1 << 10) // (UDP) USB External Resume Interrupt
  1349. #define AT91C_UDP_SOFINT (0x1 << 11) // (UDP) USB Start Of frame Interrupt
  1350. #define AT91C_UDP_WAKEUP (0x1 << 13) // (UDP) USB Resume Interrupt
  1351. // -------- UDP_IDR : (UDP Offset: 0x14) USB Interrupt Disable Register --------
  1352. // -------- UDP_IMR : (UDP Offset: 0x18) USB Interrupt Mask Register --------
  1353. // -------- UDP_ISR : (UDP Offset: 0x1c) USB Interrupt Status Register --------
  1354. #define AT91C_UDP_ENDBUSRES (0x1 << 12) // (UDP) USB End Of Bus Reset Interrupt
  1355. // -------- UDP_ICR : (UDP Offset: 0x20) USB Interrupt Clear Register --------
  1356. // -------- UDP_RST_EP : (UDP Offset: 0x28) USB Reset Endpoint Register --------
  1357. #define AT91C_UDP_EP0 (0x1 << 0) // (UDP) Reset Endpoint 0
  1358. #define AT91C_UDP_EP1 (0x1 << 1) // (UDP) Reset Endpoint 1
  1359. #define AT91C_UDP_EP2 (0x1 << 2) // (UDP) Reset Endpoint 2
  1360. #define AT91C_UDP_EP3 (0x1 << 3) // (UDP) Reset Endpoint 3
  1361. #define AT91C_UDP_EP4 (0x1 << 4) // (UDP) Reset Endpoint 4
  1362. #define AT91C_UDP_EP5 (0x1 << 5) // (UDP) Reset Endpoint 5
  1363. // -------- UDP_CSR : (UDP Offset: 0x30) USB Endpoint Control and Status Register --------
  1364. #define AT91C_UDP_TXCOMP (0x1 << 0) // (UDP) Generates an IN packet with data previously written in the DPR
  1365. #define AT91C_UDP_RX_DATA_BK0 (0x1 << 1) // (UDP) Receive Data Bank 0
  1366. #define AT91C_UDP_RXSETUP (0x1 << 2) // (UDP) Sends STALL to the Host (Control endpoints)
  1367. #define AT91C_UDP_ISOERROR (0x1 << 3) // (UDP) Isochronous error (Isochronous endpoints)
  1368. #define AT91C_UDP_STALLSENT (0x1 << 3) // (UDP) Stall sent (Control, bulk, interrupt endpoints)
  1369. #define AT91C_UDP_TXPKTRDY (0x1 << 4) // (UDP) Transmit Packet Ready
  1370. #define AT91C_UDP_FORCESTALL (0x1 << 5) // (UDP) Force Stall (used by Control, Bulk and Isochronous endpoints).
  1371. #define AT91C_UDP_RX_DATA_BK1 (0x1 << 6) // (UDP) Receive Data Bank 1 (only used by endpoints with ping-pong attributes).
  1372. #define AT91C_UDP_DIR (0x1 << 7) // (UDP) Transfer Direction
  1373. #define AT91C_UDP_EPTYPE (0x7 << 8) // (UDP) Endpoint type
  1374. #define AT91C_UDP_EPTYPE_CTRL (0x0 << 8) // (UDP) Control
  1375. #define AT91C_UDP_EPTYPE_ISO_OUT (0x1 << 8) // (UDP) Isochronous OUT
  1376. #define AT91C_UDP_EPTYPE_BULK_OUT (0x2 << 8) // (UDP) Bulk OUT
  1377. #define AT91C_UDP_EPTYPE_INT_OUT (0x3 << 8) // (UDP) Interrupt OUT
  1378. #define AT91C_UDP_EPTYPE_ISO_IN (0x5 << 8) // (UDP) Isochronous IN
  1379. #define AT91C_UDP_EPTYPE_BULK_IN (0x6 << 8) // (UDP) Bulk IN
  1380. #define AT91C_UDP_EPTYPE_INT_IN (0x7 << 8) // (UDP) Interrupt IN
  1381. #define AT91C_UDP_DTGLE (0x1 << 11) // (UDP) Data Toggle
  1382. #define AT91C_UDP_EPEDS (0x1 << 15) // (UDP) Endpoint Enable Disable
  1383. #define AT91C_UDP_RXBYTECNT (0x7FF << 16) // (UDP) Number Of Bytes Available in the FIFO
  1384. // -------- UDP_TXVC : (UDP Offset: 0x74) Transceiver Control Register --------
  1385. #define AT91C_UDP_TXVDIS (0x1 << 8) // (UDP)
  1386. // *****************************************************************************
  1387. // SOFTWARE API DEFINITION FOR Timer Counter Channel Interface
  1388. // *****************************************************************************
  1389. #ifndef __ASSEMBLY__
  1390. typedef struct _AT91S_TC {
  1391. AT91_REG TC_CCR; // Channel Control Register
  1392. AT91_REG TC_CMR; // Channel Mode Register (Capture Mode / Waveform Mode)
  1393. AT91_REG Reserved0[2]; //
  1394. AT91_REG TC_CV; // Counter Value
  1395. AT91_REG TC_RA; // Register A
  1396. AT91_REG TC_RB; // Register B
  1397. AT91_REG TC_RC; // Register C
  1398. AT91_REG TC_SR; // Status Register
  1399. AT91_REG TC_IER; // Interrupt Enable Register
  1400. AT91_REG TC_IDR; // Interrupt Disable Register
  1401. AT91_REG TC_IMR; // Interrupt Mask Register
  1402. } AT91S_TC, *AT91PS_TC;
  1403. #else
  1404. #define TC_CCR (AT91_CAST(AT91_REG *) 0x00000000) // (TC_CCR) Channel Control Register
  1405. #define TC_CMR (AT91_CAST(AT91_REG *) 0x00000004) // (TC_CMR) Channel Mode Register (Capture Mode / Waveform Mode)
  1406. #define TC_CV (AT91_CAST(AT91_REG *) 0x00000010) // (TC_CV) Counter Value
  1407. #define TC_RA (AT91_CAST(AT91_REG *) 0x00000014) // (TC_RA) Register A
  1408. #define TC_RB (AT91_CAST(AT91_REG *) 0x00000018) // (TC_RB) Register B
  1409. #define TC_RC (AT91_CAST(AT91_REG *) 0x0000001C) // (TC_RC) Register C
  1410. #define TC_SR (AT91_CAST(AT91_REG *) 0x00000020) // (TC_SR) Status Register
  1411. #define TC_IER (AT91_CAST(AT91_REG *) 0x00000024) // (TC_IER) Interrupt Enable Register
  1412. #define TC_IDR (AT91_CAST(AT91_REG *) 0x00000028) // (TC_IDR) Interrupt Disable Register
  1413. #define TC_IMR (AT91_CAST(AT91_REG *) 0x0000002C) // (TC_IMR) Interrupt Mask Register
  1414. #endif
  1415. // -------- TC_CCR : (TC Offset: 0x0) TC Channel Control Register --------
  1416. #define AT91C_TC_CLKEN (0x1 << 0) // (TC) Counter Clock Enable Command
  1417. #define AT91C_TC_CLKDIS (0x1 << 1) // (TC) Counter Clock Disable Command
  1418. #define AT91C_TC_SWTRG (0x1 << 2) // (TC) Software Trigger Command
  1419. // -------- TC_CMR : (TC Offset: 0x4) TC Channel Mode Register: Capture Mode / Waveform Mode --------
  1420. #define AT91C_TC_CLKS (0x7 << 0) // (TC) Clock Selection
  1421. #define AT91C_TC_CLKS_TIMER_DIV1_CLOCK (0x0) // (TC) Clock selected: TIMER_DIV1_CLOCK
  1422. #define AT91C_TC_CLKS_TIMER_DIV2_CLOCK (0x1) // (TC) Clock selected: TIMER_DIV2_CLOCK
  1423. #define AT91C_TC_CLKS_TIMER_DIV3_CLOCK (0x2) // (TC) Clock selected: TIMER_DIV3_CLOCK
  1424. #define AT91C_TC_CLKS_TIMER_DIV4_CLOCK (0x3) // (TC) Clock selected: TIMER_DIV4_CLOCK
  1425. #define AT91C_TC_CLKS_TIMER_DIV5_CLOCK (0x4) // (TC) Clock selected: TIMER_DIV5_CLOCK
  1426. #define AT91C_TC_CLKS_XC0 (0x5) // (TC) Clock selected: XC0
  1427. #define AT91C_TC_CLKS_XC1 (0x6) // (TC) Clock selected: XC1
  1428. #define AT91C_TC_CLKS_XC2 (0x7) // (TC) Clock selected: XC2
  1429. #define AT91C_TC_CLKI (0x1 << 3) // (TC) Clock Invert
  1430. #define AT91C_TC_BURST (0x3 << 4) // (TC) Burst Signal Selection
  1431. #define AT91C_TC_BURST_NONE (0x0 << 4) // (TC) The clock is not gated by an external signal
  1432. #define AT91C_TC_BURST_XC0 (0x1 << 4) // (TC) XC0 is ANDed with the selected clock
  1433. #define AT91C_TC_BURST_XC1 (0x2 << 4) // (TC) XC1 is ANDed with the selected clock
  1434. #define AT91C_TC_BURST_XC2 (0x3 << 4) // (TC) XC2 is ANDed with the selected clock
  1435. #define AT91C_TC_CPCSTOP (0x1 << 6) // (TC) Counter Clock Stopped with RC Compare
  1436. #define AT91C_TC_LDBSTOP (0x1 << 6) // (TC) Counter Clock Stopped with RB Loading
  1437. #define AT91C_TC_CPCDIS (0x1 << 7) // (TC) Counter Clock Disable with RC Compare
  1438. #define AT91C_TC_LDBDIS (0x1 << 7) // (TC) Counter Clock Disabled with RB Loading
  1439. #define AT91C_TC_ETRGEDG (0x3 << 8) // (TC) External Trigger Edge Selection
  1440. #define AT91C_TC_ETRGEDG_NONE (0x0 << 8) // (TC) Edge: None
  1441. #define AT91C_TC_ETRGEDG_RISING (0x1 << 8) // (TC) Edge: rising edge
  1442. #define AT91C_TC_ETRGEDG_FALLING (0x2 << 8) // (TC) Edge: falling edge
  1443. #define AT91C_TC_ETRGEDG_BOTH (0x3 << 8) // (TC) Edge: each edge
  1444. #define AT91C_TC_EEVTEDG (0x3 << 8) // (TC) External Event Edge Selection
  1445. #define AT91C_TC_EEVTEDG_NONE (0x0 << 8) // (TC) Edge: None
  1446. #define AT91C_TC_EEVTEDG_RISING (0x1 << 8) // (TC) Edge: rising edge
  1447. #define AT91C_TC_EEVTEDG_FALLING (0x2 << 8) // (TC) Edge: falling edge
  1448. #define AT91C_TC_EEVTEDG_BOTH (0x3 << 8) // (TC) Edge: each edge
  1449. #define AT91C_TC_EEVT (0x3 << 10) // (TC) External Event Selection
  1450. #define AT91C_TC_EEVT_TIOB (0x0 << 10) // (TC) Signal selected as external event: TIOB TIOB direction: input
  1451. #define AT91C_TC_EEVT_XC0 (0x1 << 10) // (TC) Signal selected as external event: XC0 TIOB direction: output
  1452. #define AT91C_TC_EEVT_XC1 (0x2 << 10) // (TC) Signal selected as external event: XC1 TIOB direction: output
  1453. #define AT91C_TC_EEVT_XC2 (0x3 << 10) // (TC) Signal selected as external event: XC2 TIOB direction: output
  1454. #define AT91C_TC_ABETRG (0x1 << 10) // (TC) TIOA or TIOB External Trigger Selection
  1455. #define AT91C_TC_ENETRG (0x1 << 12) // (TC) External Event Trigger enable
  1456. #define AT91C_TC_WAVESEL (0x3 << 13) // (TC) Waveform Selection
  1457. #define AT91C_TC_WAVESEL_UP (0x0 << 13) // (TC) UP mode without atomatic trigger on RC Compare
  1458. #define AT91C_TC_WAVESEL_UPDOWN (0x1 << 13) // (TC) UPDOWN mode without automatic trigger on RC Compare
  1459. #define AT91C_TC_WAVESEL_UP_AUTO (0x2 << 13) // (TC) UP mode with automatic trigger on RC Compare
  1460. #define AT91C_TC_WAVESEL_UPDOWN_AUTO (0x3 << 13) // (TC) UPDOWN mode with automatic trigger on RC Compare
  1461. #define AT91C_TC_CPCTRG (0x1 << 14) // (TC) RC Compare Trigger Enable
  1462. #define AT91C_TC_WAVE (0x1 << 15) // (TC)
  1463. #define AT91C_TC_ACPA (0x3 << 16) // (TC) RA Compare Effect on TIOA
  1464. #define AT91C_TC_ACPA_NONE (0x0 << 16) // (TC) Effect: none
  1465. #define AT91C_TC_ACPA_SET (0x1 << 16) // (TC) Effect: set
  1466. #define AT91C_TC_ACPA_CLEAR (0x2 << 16) // (TC) Effect: clear
  1467. #define AT91C_TC_ACPA_TOGGLE (0x3 << 16) // (TC) Effect: toggle
  1468. #define AT91C_TC_LDRA (0x3 << 16) // (TC) RA Loading Selection
  1469. #define AT91C_TC_LDRA_NONE (0x0 << 16) // (TC) Edge: None
  1470. #define AT91C_TC_LDRA_RISING (0x1 << 16) // (TC) Edge: rising edge of TIOA
  1471. #define AT91C_TC_LDRA_FALLING (0x2 << 16) // (TC) Edge: falling edge of TIOA
  1472. #define AT91C_TC_LDRA_BOTH (0x3 << 16) // (TC) Edge: each edge of TIOA
  1473. #define AT91C_TC_ACPC (0x3 << 18) // (TC) RC Compare Effect on TIOA
  1474. #define AT91C_TC_ACPC_NONE (0x0 << 18) // (TC) Effect: none
  1475. #define AT91C_TC_ACPC_SET (0x1 << 18) // (TC) Effect: set
  1476. #define AT91C_TC_ACPC_CLEAR (0x2 << 18) // (TC) Effect: clear
  1477. #define AT91C_TC_ACPC_TOGGLE (0x3 << 18) // (TC) Effect: toggle
  1478. #define AT91C_TC_LDRB (0x3 << 18) // (TC) RB Loading Selection
  1479. #define AT91C_TC_LDRB_NONE (0x0 << 18) // (TC) Edge: None
  1480. #define AT91C_TC_LDRB_RISING (0x1 << 18) // (TC) Edge: rising edge of TIOA
  1481. #define AT91C_TC_LDRB_FALLING (0x2 << 18) // (TC) Edge: falling edge of TIOA
  1482. #define AT91C_TC_LDRB_BOTH (0x3 << 18) // (TC) Edge: each edge of TIOA
  1483. #define AT91C_TC_AEEVT (0x3 << 20) // (TC) External Event Effect on TIOA
  1484. #define AT91C_TC_AEEVT_NONE (0x0 << 20) // (TC) Effect: none
  1485. #define AT91C_TC_AEEVT_SET (0x1 << 20) // (TC) Effect: set
  1486. #define AT91C_TC_AEEVT_CLEAR (0x2 << 20) // (TC) Effect: clear
  1487. #define AT91C_TC_AEEVT_TOGGLE (0x3 << 20) // (TC) Effect: toggle
  1488. #define AT91C_TC_ASWTRG (0x3 << 22) // (TC) Software Trigger Effect on TIOA
  1489. #define AT91C_TC_ASWTRG_NONE (0x0 << 22) // (TC) Effect: none
  1490. #define AT91C_TC_ASWTRG_SET (0x1 << 22) // (TC) Effect: set
  1491. #define AT91C_TC_ASWTRG_CLEAR (0x2 << 22) // (TC) Effect: clear
  1492. #define AT91C_TC_ASWTRG_TOGGLE (0x3 << 22) // (TC) Effect: toggle
  1493. #define AT91C_TC_BCPB (0x3 << 24) // (TC) RB Compare Effect on TIOB
  1494. #define AT91C_TC_BCPB_NONE (0x0 << 24) // (TC) Effect: none
  1495. #define AT91C_TC_BCPB_SET (0x1 << 24) // (TC) Effect: set
  1496. #define AT91C_TC_BCPB_CLEAR (0x2 << 24) // (TC) Effect: clear
  1497. #define AT91C_TC_BCPB_TOGGLE (0x3 << 24) // (TC) Effect: toggle
  1498. #define AT91C_TC_BCPC (0x3 << 26) // (TC) RC Compare Effect on TIOB
  1499. #define AT91C_TC_BCPC_NONE (0x0 << 26) // (TC) Effect: none
  1500. #define AT91C_TC_BCPC_SET (0x1 << 26) // (TC) Effect: set
  1501. #define AT91C_TC_BCPC_CLEAR (0x2 << 26) // (TC) Effect: clear
  1502. #define AT91C_TC_BCPC_TOGGLE (0x3 << 26) // (TC) Effect: toggle
  1503. #define AT91C_TC_BEEVT (0x3 << 28) // (TC) External Event Effect on TIOB
  1504. #define AT91C_TC_BEEVT_NONE (0x0 << 28) // (TC) Effect: none
  1505. #define AT91C_TC_BEEVT_SET (0x1 << 28) // (TC) Effect: set
  1506. #define AT91C_TC_BEEVT_CLEAR (0x2 << 28) // (TC) Effect: clear
  1507. #define AT91C_TC_BEEVT_TOGGLE (0x3 << 28) // (TC) Effect: toggle
  1508. #define AT91C_TC_BSWTRG (0x3 << 30) // (TC) Software Trigger Effect on TIOB
  1509. #define AT91C_TC_BSWTRG_NONE (0x0 << 30) // (TC) Effect: none
  1510. #define AT91C_TC_BSWTRG_SET (0x1 << 30) // (TC) Effect: set
  1511. #define AT91C_TC_BSWTRG_CLEAR (0x2 << 30) // (TC) Effect: clear
  1512. #define AT91C_TC_BSWTRG_TOGGLE (0x3 << 30) // (TC) Effect: toggle
  1513. // -------- TC_SR : (TC Offset: 0x20) TC Channel Status Register --------
  1514. #define AT91C_TC_COVFS (0x1 << 0) // (TC) Counter Overflow
  1515. #define AT91C_TC_LOVRS (0x1 << 1) // (TC) Load Overrun
  1516. #define AT91C_TC_CPAS (0x1 << 2) // (TC) RA Compare
  1517. #define AT91C_TC_CPBS (0x1 << 3) // (TC) RB Compare
  1518. #define AT91C_TC_CPCS (0x1 << 4) // (TC) RC Compare
  1519. #define AT91C_TC_LDRAS (0x1 << 5) // (TC) RA Loading
  1520. #define AT91C_TC_LDRBS (0x1 << 6) // (TC) RB Loading
  1521. #define AT91C_TC_ETRGS (0x1 << 7) // (TC) External Trigger
  1522. #define AT91C_TC_CLKSTA (0x1 << 16) // (TC) Clock Enabling
  1523. #define AT91C_TC_MTIOA (0x1 << 17) // (TC) TIOA Mirror
  1524. #define AT91C_TC_MTIOB (0x1 << 18) // (TC) TIOA Mirror
  1525. // -------- TC_IER : (TC Offset: 0x24) TC Channel Interrupt Enable Register --------
  1526. // -------- TC_IDR : (TC Offset: 0x28) TC Channel Interrupt Disable Register --------
  1527. // -------- TC_IMR : (TC Offset: 0x2c) TC Channel Interrupt Mask Register --------
  1528. // *****************************************************************************
  1529. // SOFTWARE API DEFINITION FOR Timer Counter Interface
  1530. // *****************************************************************************
  1531. #ifndef __ASSEMBLY__
  1532. typedef struct _AT91S_TCB {
  1533. AT91S_TC TCB_TC0; // TC Channel 0
  1534. AT91_REG Reserved0[4]; //
  1535. AT91S_TC TCB_TC1; // TC Channel 1
  1536. AT91_REG Reserved1[4]; //
  1537. AT91S_TC TCB_TC2; // TC Channel 2
  1538. AT91_REG Reserved2[4]; //
  1539. AT91_REG TCB_BCR; // TC Block Control Register
  1540. AT91_REG TCB_BMR; // TC Block Mode Register
  1541. } AT91S_TCB, *AT91PS_TCB;
  1542. #else
  1543. #define TCB_BCR (AT91_CAST(AT91_REG *) 0x000000C0) // (TCB_BCR) TC Block Control Register
  1544. #define TCB_BMR (AT91_CAST(AT91_REG *) 0x000000C4) // (TCB_BMR) TC Block Mode Register
  1545. #endif
  1546. // -------- TCB_BCR : (TCB Offset: 0xc0) TC Block Control Register --------
  1547. #define AT91C_TCB_SYNC (0x1 << 0) // (TCB) Synchro Command
  1548. // -------- TCB_BMR : (TCB Offset: 0xc4) TC Block Mode Register --------
  1549. #define AT91C_TCB_TC0XC0S (0x3 << 0) // (TCB) External Clock Signal 0 Selection
  1550. #define AT91C_TCB_TC0XC0S_TCLK0 (0x0) // (TCB) TCLK0 connected to XC0
  1551. #define AT91C_TCB_TC0XC0S_NONE (0x1) // (TCB) None signal connected to XC0
  1552. #define AT91C_TCB_TC0XC0S_TIOA1 (0x2) // (TCB) TIOA1 connected to XC0
  1553. #define AT91C_TCB_TC0XC0S_TIOA2 (0x3) // (TCB) TIOA2 connected to XC0
  1554. #define AT91C_TCB_TC1XC1S (0x3 << 2) // (TCB) External Clock Signal 1 Selection
  1555. #define AT91C_TCB_TC1XC1S_TCLK1 (0x0 << 2) // (TCB) TCLK1 connected to XC1
  1556. #define AT91C_TCB_TC1XC1S_NONE (0x1 << 2) // (TCB) None signal connected to XC1
  1557. #define AT91C_TCB_TC1XC1S_TIOA0 (0x2 << 2) // (TCB) TIOA0 connected to XC1
  1558. #define AT91C_TCB_TC1XC1S_TIOA2 (0x3 << 2) // (TCB) TIOA2 connected to XC1
  1559. #define AT91C_TCB_TC2XC2S (0x3 << 4) // (TCB) External Clock Signal 2 Selection
  1560. #define AT91C_TCB_TC2XC2S_TCLK2 (0x0 << 4) // (TCB) TCLK2 connected to XC2
  1561. #define AT91C_TCB_TC2XC2S_NONE (0x1 << 4) // (TCB) None signal connected to XC2
  1562. #define AT91C_TCB_TC2XC2S_TIOA0 (0x2 << 4) // (TCB) TIOA0 connected to XC2
  1563. #define AT91C_TCB_TC2XC2S_TIOA1 (0x3 << 4) // (TCB) TIOA2 connected to XC2
  1564. // *****************************************************************************
  1565. // SOFTWARE API DEFINITION FOR Control Area Network MailBox Interface
  1566. // *****************************************************************************
  1567. #ifndef __ASSEMBLY__
  1568. typedef struct _AT91S_CAN_MB {
  1569. AT91_REG CAN_MB_MMR; // MailBox Mode Register
  1570. AT91_REG CAN_MB_MAM; // MailBox Acceptance Mask Register
  1571. AT91_REG CAN_MB_MID; // MailBox ID Register
  1572. AT91_REG CAN_MB_MFID; // MailBox Family ID Register
  1573. AT91_REG CAN_MB_MSR; // MailBox Status Register
  1574. AT91_REG CAN_MB_MDL; // MailBox Data Low Register
  1575. AT91_REG CAN_MB_MDH; // MailBox Data High Register
  1576. AT91_REG CAN_MB_MCR; // MailBox Control Register
  1577. } AT91S_CAN_MB, *AT91PS_CAN_MB;
  1578. #else
  1579. #define CAN_MMR (AT91_CAST(AT91_REG *) 0x00000000) // (CAN_MMR) MailBox Mode Register
  1580. #define CAN_MAM (AT91_CAST(AT91_REG *) 0x00000004) // (CAN_MAM) MailBox Acceptance Mask Register
  1581. #define CAN_MID (AT91_CAST(AT91_REG *) 0x00000008) // (CAN_MID) MailBox ID Register
  1582. #define CAN_MFID (AT91_CAST(AT91_REG *) 0x0000000C) // (CAN_MFID) MailBox Family ID Register
  1583. #define CAN_MSR (AT91_CAST(AT91_REG *) 0x00000010) // (CAN_MSR) MailBox Status Register
  1584. #define CAN_MDL (AT91_CAST(AT91_REG *) 0x00000014) // (CAN_MDL) MailBox Data Low Register
  1585. #define CAN_MDH (AT91_CAST(AT91_REG *) 0x00000018) // (CAN_MDH) MailBox Data High Register
  1586. #define CAN_MCR (AT91_CAST(AT91_REG *) 0x0000001C) // (CAN_MCR) MailBox Control Register
  1587. #endif
  1588. // -------- CAN_MMR : (CAN_MB Offset: 0x0) CAN Message Mode Register --------
  1589. #define AT91C_CAN_MTIMEMARK (0xFFFF << 0) // (CAN_MB) Mailbox Timemark
  1590. #define AT91C_CAN_PRIOR (0xF << 16) // (CAN_MB) Mailbox Priority
  1591. #define AT91C_CAN_MOT (0x7 << 24) // (CAN_MB) Mailbox Object Type
  1592. #define AT91C_CAN_MOT_DIS (0x0 << 24) // (CAN_MB)
  1593. #define AT91C_CAN_MOT_RX (0x1 << 24) // (CAN_MB)
  1594. #define AT91C_CAN_MOT_RXOVERWRITE (0x2 << 24) // (CAN_MB)
  1595. #define AT91C_CAN_MOT_TX (0x3 << 24) // (CAN_MB)
  1596. #define AT91C_CAN_MOT_CONSUMER (0x4 << 24) // (CAN_MB)
  1597. #define AT91C_CAN_MOT_PRODUCER (0x5 << 24) // (CAN_MB)
  1598. // -------- CAN_MAM : (CAN_MB Offset: 0x4) CAN Message Acceptance Mask Register --------
  1599. #define AT91C_CAN_MIDvB (0x3FFFF << 0) // (CAN_MB) Complementary bits for identifier in extended mode
  1600. #define AT91C_CAN_MIDvA (0x7FF << 18) // (CAN_MB) Identifier for standard frame mode
  1601. #define AT91C_CAN_MIDE (0x1 << 29) // (CAN_MB) Identifier Version
  1602. // -------- CAN_MID : (CAN_MB Offset: 0x8) CAN Message ID Register --------
  1603. // -------- CAN_MFID : (CAN_MB Offset: 0xc) CAN Message Family ID Register --------
  1604. // -------- CAN_MSR : (CAN_MB Offset: 0x10) CAN Message Status Register --------
  1605. #define AT91C_CAN_MTIMESTAMP (0xFFFF << 0) // (CAN_MB) Timer Value
  1606. #define AT91C_CAN_MDLC (0xF << 16) // (CAN_MB) Mailbox Data Length Code
  1607. #define AT91C_CAN_MRTR (0x1 << 20) // (CAN_MB) Mailbox Remote Transmission Request
  1608. #define AT91C_CAN_MABT (0x1 << 22) // (CAN_MB) Mailbox Message Abort
  1609. #define AT91C_CAN_MRDY (0x1 << 23) // (CAN_MB) Mailbox Ready
  1610. #define AT91C_CAN_MMI (0x1 << 24) // (CAN_MB) Mailbox Message Ignored
  1611. // -------- CAN_MDL : (CAN_MB Offset: 0x14) CAN Message Data Low Register --------
  1612. // -------- CAN_MDH : (CAN_MB Offset: 0x18) CAN Message Data High Register --------
  1613. // -------- CAN_MCR : (CAN_MB Offset: 0x1c) CAN Message Control Register --------
  1614. #define AT91C_CAN_MACR (0x1 << 22) // (CAN_MB) Abort Request for Mailbox
  1615. #define AT91C_CAN_MTCR (0x1 << 23) // (CAN_MB) Mailbox Transfer Command
  1616. // *****************************************************************************
  1617. // SOFTWARE API DEFINITION FOR Control Area Network Interface
  1618. // *****************************************************************************
  1619. #ifndef __ASSEMBLY__
  1620. typedef struct _AT91S_CAN {
  1621. AT91_REG CAN_MR; // Mode Register
  1622. AT91_REG CAN_IER; // Interrupt Enable Register
  1623. AT91_REG CAN_IDR; // Interrupt Disable Register
  1624. AT91_REG CAN_IMR; // Interrupt Mask Register
  1625. AT91_REG CAN_SR; // Status Register
  1626. AT91_REG CAN_BR; // Baudrate Register
  1627. AT91_REG CAN_TIM; // Timer Register
  1628. AT91_REG CAN_TIMESTP; // Time Stamp Register
  1629. AT91_REG CAN_ECR; // Error Counter Register
  1630. AT91_REG CAN_TCR; // Transfer Command Register
  1631. AT91_REG CAN_ACR; // Abort Command Register
  1632. AT91_REG Reserved0[52]; //
  1633. AT91_REG CAN_VR; // Version Register
  1634. AT91_REG Reserved1[64]; //
  1635. AT91S_CAN_MB CAN_MB0; // CAN Mailbox 0
  1636. AT91S_CAN_MB CAN_MB1; // CAN Mailbox 1
  1637. AT91S_CAN_MB CAN_MB2; // CAN Mailbox 2
  1638. AT91S_CAN_MB CAN_MB3; // CAN Mailbox 3
  1639. AT91S_CAN_MB CAN_MB4; // CAN Mailbox 4
  1640. AT91S_CAN_MB CAN_MB5; // CAN Mailbox 5
  1641. AT91S_CAN_MB CAN_MB6; // CAN Mailbox 6
  1642. AT91S_CAN_MB CAN_MB7; // CAN Mailbox 7
  1643. AT91S_CAN_MB CAN_MB8; // CAN Mailbox 8
  1644. AT91S_CAN_MB CAN_MB9; // CAN Mailbox 9
  1645. AT91S_CAN_MB CAN_MB10; // CAN Mailbox 10
  1646. AT91S_CAN_MB CAN_MB11; // CAN Mailbox 11
  1647. AT91S_CAN_MB CAN_MB12; // CAN Mailbox 12
  1648. AT91S_CAN_MB CAN_MB13; // CAN Mailbox 13
  1649. AT91S_CAN_MB CAN_MB14; // CAN Mailbox 14
  1650. AT91S_CAN_MB CAN_MB15; // CAN Mailbox 15
  1651. } AT91S_CAN, *AT91PS_CAN;
  1652. #else
  1653. #define CAN_MR (AT91_CAST(AT91_REG *) 0x00000000) // (CAN_MR) Mode Register
  1654. #define CAN_IER (AT91_CAST(AT91_REG *) 0x00000004) // (CAN_IER) Interrupt Enable Register
  1655. #define CAN_IDR (AT91_CAST(AT91_REG *) 0x00000008) // (CAN_IDR) Interrupt Disable Register
  1656. #define CAN_IMR (AT91_CAST(AT91_REG *) 0x0000000C) // (CAN_IMR) Interrupt Mask Register
  1657. #define CAN_SR (AT91_CAST(AT91_REG *) 0x00000010) // (CAN_SR) Status Register
  1658. #define CAN_BR (AT91_CAST(AT91_REG *) 0x00000014) // (CAN_BR) Baudrate Register
  1659. #define CAN_TIM (AT91_CAST(AT91_REG *) 0x00000018) // (CAN_TIM) Timer Register
  1660. #define CAN_TIMESTP (AT91_CAST(AT91_REG *) 0x0000001C) // (CAN_TIMESTP) Time Stamp Register
  1661. #define CAN_ECR (AT91_CAST(AT91_REG *) 0x00000020) // (CAN_ECR) Error Counter Register
  1662. #define CAN_TCR (AT91_CAST(AT91_REG *) 0x00000024) // (CAN_TCR) Transfer Command Register
  1663. #define CAN_ACR (AT91_CAST(AT91_REG *) 0x00000028) // (CAN_ACR) Abort Command Register
  1664. #define CAN_VR (AT91_CAST(AT91_REG *) 0x000000FC) // (CAN_VR) Version Register
  1665. #endif
  1666. // -------- CAN_MR : (CAN Offset: 0x0) CAN Mode Register --------
  1667. #define AT91C_CAN_CANEN (0x1 << 0) // (CAN) CAN Controller Enable
  1668. #define AT91C_CAN_LPM (0x1 << 1) // (CAN) Disable/Enable Low Power Mode
  1669. #define AT91C_CAN_ABM (0x1 << 2) // (CAN) Disable/Enable Autobaud/Listen Mode
  1670. #define AT91C_CAN_OVL (0x1 << 3) // (CAN) Disable/Enable Overload Frame
  1671. #define AT91C_CAN_TEOF (0x1 << 4) // (CAN) Time Stamp messages at each end of Frame
  1672. #define AT91C_CAN_TTM (0x1 << 5) // (CAN) Disable/Enable Time Trigger Mode
  1673. #define AT91C_CAN_TIMFRZ (0x1 << 6) // (CAN) Enable Timer Freeze
  1674. #define AT91C_CAN_DRPT (0x1 << 7) // (CAN) Disable Repeat
  1675. // -------- CAN_IER : (CAN Offset: 0x4) CAN Interrupt Enable Register --------
  1676. #define AT91C_CAN_MB0 (0x1 << 0) // (CAN) Mailbox 0 Flag
  1677. #define AT91C_CAN_MB1 (0x1 << 1) // (CAN) Mailbox 1 Flag
  1678. #define AT91C_CAN_MB2 (0x1 << 2) // (CAN) Mailbox 2 Flag
  1679. #define AT91C_CAN_MB3 (0x1 << 3) // (CAN) Mailbox 3 Flag
  1680. #define AT91C_CAN_MB4 (0x1 << 4) // (CAN) Mailbox 4 Flag
  1681. #define AT91C_CAN_MB5 (0x1 << 5) // (CAN) Mailbox 5 Flag
  1682. #define AT91C_CAN_MB6 (0x1 << 6) // (CAN) Mailbox 6 Flag
  1683. #define AT91C_CAN_MB7 (0x1 << 7) // (CAN) Mailbox 7 Flag
  1684. #define AT91C_CAN_MB8 (0x1 << 8) // (CAN) Mailbox 8 Flag
  1685. #define AT91C_CAN_MB9 (0x1 << 9) // (CAN) Mailbox 9 Flag
  1686. #define AT91C_CAN_MB10 (0x1 << 10) // (CAN) Mailbox 10 Flag
  1687. #define AT91C_CAN_MB11 (0x1 << 11) // (CAN) Mailbox 11 Flag
  1688. #define AT91C_CAN_MB12 (0x1 << 12) // (CAN) Mailbox 12 Flag
  1689. #define AT91C_CAN_MB13 (0x1 << 13) // (CAN) Mailbox 13 Flag
  1690. #define AT91C_CAN_MB14 (0x1 << 14) // (CAN) Mailbox 14 Flag
  1691. #define AT91C_CAN_MB15 (0x1 << 15) // (CAN) Mailbox 15 Flag
  1692. #define AT91C_CAN_ERRA (0x1 << 16) // (CAN) Error Active Mode Flag
  1693. #define AT91C_CAN_WARN (0x1 << 17) // (CAN) Warning Limit Flag
  1694. #define AT91C_CAN_ERRP (0x1 << 18) // (CAN) Error Passive Mode Flag
  1695. #define AT91C_CAN_BOFF (0x1 << 19) // (CAN) Bus Off Mode Flag
  1696. #define AT91C_CAN_SLEEP (0x1 << 20) // (CAN) Sleep Flag
  1697. #define AT91C_CAN_WAKEUP (0x1 << 21) // (CAN) Wakeup Flag
  1698. #define AT91C_CAN_TOVF (0x1 << 22) // (CAN) Timer Overflow Flag
  1699. #define AT91C_CAN_TSTP (0x1 << 23) // (CAN) Timestamp Flag
  1700. #define AT91C_CAN_CERR (0x1 << 24) // (CAN) CRC Error
  1701. #define AT91C_CAN_SERR (0x1 << 25) // (CAN) Stuffing Error
  1702. #define AT91C_CAN_AERR (0x1 << 26) // (CAN) Acknowledgment Error
  1703. #define AT91C_CAN_FERR (0x1 << 27) // (CAN) Form Error
  1704. #define AT91C_CAN_BERR (0x1 << 28) // (CAN) Bit Error
  1705. // -------- CAN_IDR : (CAN Offset: 0x8) CAN Interrupt Disable Register --------
  1706. // -------- CAN_IMR : (CAN Offset: 0xc) CAN Interrupt Mask Register --------
  1707. // -------- CAN_SR : (CAN Offset: 0x10) CAN Status Register --------
  1708. #define AT91C_CAN_RBSY (0x1 << 29) // (CAN) Receiver Busy
  1709. #define AT91C_CAN_TBSY (0x1 << 30) // (CAN) Transmitter Busy
  1710. #define AT91C_CAN_OVLY (0x1 << 31) // (CAN) Overload Busy
  1711. // -------- CAN_BR : (CAN Offset: 0x14) CAN Baudrate Register --------
  1712. #define AT91C_CAN_PHASE2 (0x7 << 0) // (CAN) Phase 2 segment
  1713. #define AT91C_CAN_PHASE1 (0x7 << 4) // (CAN) Phase 1 segment
  1714. #define AT91C_CAN_PROPAG (0x7 << 8) // (CAN) Programmation time segment
  1715. #define AT91C_CAN_SYNC (0x3 << 12) // (CAN) Re-synchronization jump width segment
  1716. #define AT91C_CAN_BRP (0x7F << 16) // (CAN) Baudrate Prescaler
  1717. #define AT91C_CAN_SMP (0x1 << 24) // (CAN) Sampling mode
  1718. // -------- CAN_TIM : (CAN Offset: 0x18) CAN Timer Register --------
  1719. #define AT91C_CAN_TIMER (0xFFFF << 0) // (CAN) Timer field
  1720. // -------- CAN_TIMESTP : (CAN Offset: 0x1c) CAN Timestamp Register --------
  1721. // -------- CAN_ECR : (CAN Offset: 0x20) CAN Error Counter Register --------
  1722. #define AT91C_CAN_REC (0xFF << 0) // (CAN) Receive Error Counter
  1723. #define AT91C_CAN_TEC (0xFF << 16) // (CAN) Transmit Error Counter
  1724. // -------- CAN_TCR : (CAN Offset: 0x24) CAN Transfer Command Register --------
  1725. #define AT91C_CAN_TIMRST (0x1 << 31) // (CAN) Timer Reset Field
  1726. // -------- CAN_ACR : (CAN Offset: 0x28) CAN Abort Command Register --------
  1727. // *****************************************************************************
  1728. // SOFTWARE API DEFINITION FOR Ethernet MAC 10/100
  1729. // *****************************************************************************
  1730. #ifndef __ASSEMBLY__
  1731. typedef struct _AT91S_EMAC {
  1732. AT91_REG EMAC_NCR; // Network Control Register
  1733. AT91_REG EMAC_NCFGR; // Network Configuration Register
  1734. AT91_REG EMAC_NSR; // Network Status Register
  1735. AT91_REG Reserved0[2]; //
  1736. AT91_REG EMAC_TSR; // Transmit Status Register
  1737. AT91_REG EMAC_RBQP; // Receive Buffer Queue Pointer
  1738. AT91_REG EMAC_TBQP; // Transmit Buffer Queue Pointer
  1739. AT91_REG EMAC_RSR; // Receive Status Register
  1740. AT91_REG EMAC_ISR; // Interrupt Status Register
  1741. AT91_REG EMAC_IER; // Interrupt Enable Register
  1742. AT91_REG EMAC_IDR; // Interrupt Disable Register
  1743. AT91_REG EMAC_IMR; // Interrupt Mask Register
  1744. AT91_REG EMAC_MAN; // PHY Maintenance Register
  1745. AT91_REG EMAC_PTR; // Pause Time Register
  1746. AT91_REG EMAC_PFR; // Pause Frames received Register
  1747. AT91_REG EMAC_FTO; // Frames Transmitted OK Register
  1748. AT91_REG EMAC_SCF; // Single Collision Frame Register
  1749. AT91_REG EMAC_MCF; // Multiple Collision Frame Register
  1750. AT91_REG EMAC_FRO; // Frames Received OK Register
  1751. AT91_REG EMAC_FCSE; // Frame Check Sequence Error Register
  1752. AT91_REG EMAC_ALE; // Alignment Error Register
  1753. AT91_REG EMAC_DTF; // Deferred Transmission Frame Register
  1754. AT91_REG EMAC_LCOL; // Late Collision Register
  1755. AT91_REG EMAC_ECOL; // Excessive Collision Register
  1756. AT91_REG EMAC_TUND; // Transmit Underrun Error Register
  1757. AT91_REG EMAC_CSE; // Carrier Sense Error Register
  1758. AT91_REG EMAC_RRE; // Receive Ressource Error Register
  1759. AT91_REG EMAC_ROV; // Receive Overrun Errors Register
  1760. AT91_REG EMAC_RSE; // Receive Symbol Errors Register
  1761. AT91_REG EMAC_ELE; // Excessive Length Errors Register
  1762. AT91_REG EMAC_RJA; // Receive Jabbers Register
  1763. AT91_REG EMAC_USF; // Undersize Frames Register
  1764. AT91_REG EMAC_STE; // SQE Test Error Register
  1765. AT91_REG EMAC_RLE; // Receive Length Field Mismatch Register
  1766. AT91_REG EMAC_TPF; // Transmitted Pause Frames Register
  1767. AT91_REG EMAC_HRB; // Hash Address Bottom[31:0]
  1768. AT91_REG EMAC_HRT; // Hash Address Top[63:32]
  1769. AT91_REG EMAC_SA1L; // Specific Address 1 Bottom, First 4 bytes
  1770. AT91_REG EMAC_SA1H; // Specific Address 1 Top, Last 2 bytes
  1771. AT91_REG EMAC_SA2L; // Specific Address 2 Bottom, First 4 bytes
  1772. AT91_REG EMAC_SA2H; // Specific Address 2 Top, Last 2 bytes
  1773. AT91_REG EMAC_SA3L; // Specific Address 3 Bottom, First 4 bytes
  1774. AT91_REG EMAC_SA3H; // Specific Address 3 Top, Last 2 bytes
  1775. AT91_REG EMAC_SA4L; // Specific Address 4 Bottom, First 4 bytes
  1776. AT91_REG EMAC_SA4H; // Specific Address 4 Top, Last 2 bytes
  1777. AT91_REG EMAC_TID; // Type ID Checking Register
  1778. AT91_REG EMAC_TPQ; // Transmit Pause Quantum Register
  1779. AT91_REG EMAC_USRIO; // USER Input/Output Register
  1780. AT91_REG EMAC_WOL; // Wake On LAN Register
  1781. AT91_REG Reserved1[13]; //
  1782. AT91_REG EMAC_REV; // Revision Register
  1783. } AT91S_EMAC, *AT91PS_EMAC;
  1784. #else
  1785. #define EMAC_NCR (AT91_CAST(AT91_REG *) 0x00000000) // (EMAC_NCR) Network Control Register
  1786. #define EMAC_NCFGR (AT91_CAST(AT91_REG *) 0x00000004) // (EMAC_NCFGR) Network Configuration Register
  1787. #define EMAC_NSR (AT91_CAST(AT91_REG *) 0x00000008) // (EMAC_NSR) Network Status Register
  1788. #define EMAC_TSR (AT91_CAST(AT91_REG *) 0x00000014) // (EMAC_TSR) Transmit Status Register
  1789. #define EMAC_RBQP (AT91_CAST(AT91_REG *) 0x00000018) // (EMAC_RBQP) Receive Buffer Queue Pointer
  1790. #define EMAC_TBQP (AT91_CAST(AT91_REG *) 0x0000001C) // (EMAC_TBQP) Transmit Buffer Queue Pointer
  1791. #define EMAC_RSR (AT91_CAST(AT91_REG *) 0x00000020) // (EMAC_RSR) Receive Status Register
  1792. #define EMAC_ISR (AT91_CAST(AT91_REG *) 0x00000024) // (EMAC_ISR) Interrupt Status Register
  1793. #define EMAC_IER (AT91_CAST(AT91_REG *) 0x00000028) // (EMAC_IER) Interrupt Enable Register
  1794. #define EMAC_IDR (AT91_CAST(AT91_REG *) 0x0000002C) // (EMAC_IDR) Interrupt Disable Register
  1795. #define EMAC_IMR (AT91_CAST(AT91_REG *) 0x00000030) // (EMAC_IMR) Interrupt Mask Register
  1796. #define EMAC_MAN (AT91_CAST(AT91_REG *) 0x00000034) // (EMAC_MAN) PHY Maintenance Register
  1797. #define EMAC_PTR (AT91_CAST(AT91_REG *) 0x00000038) // (EMAC_PTR) Pause Time Register
  1798. #define EMAC_PFR (AT91_CAST(AT91_REG *) 0x0000003C) // (EMAC_PFR) Pause Frames received Register
  1799. #define EMAC_FTO (AT91_CAST(AT91_REG *) 0x00000040) // (EMAC_FTO) Frames Transmitted OK Register
  1800. #define EMAC_SCF (AT91_CAST(AT91_REG *) 0x00000044) // (EMAC_SCF) Single Collision Frame Register
  1801. #define EMAC_MCF (AT91_CAST(AT91_REG *) 0x00000048) // (EMAC_MCF) Multiple Collision Frame Register
  1802. #define EMAC_FRO (AT91_CAST(AT91_REG *) 0x0000004C) // (EMAC_FRO) Frames Received OK Register
  1803. #define EMAC_FCSE (AT91_CAST(AT91_REG *) 0x00000050) // (EMAC_FCSE) Frame Check Sequence Error Register
  1804. #define EMAC_ALE (AT91_CAST(AT91_REG *) 0x00000054) // (EMAC_ALE) Alignment Error Register
  1805. #define EMAC_DTF (AT91_CAST(AT91_REG *) 0x00000058) // (EMAC_DTF) Deferred Transmission Frame Register
  1806. #define EMAC_LCOL (AT91_CAST(AT91_REG *) 0x0000005C) // (EMAC_LCOL) Late Collision Register
  1807. #define EMAC_ECOL (AT91_CAST(AT91_REG *) 0x00000060) // (EMAC_ECOL) Excessive Collision Register
  1808. #define EMAC_TUND (AT91_CAST(AT91_REG *) 0x00000064) // (EMAC_TUND) Transmit Underrun Error Register
  1809. #define EMAC_CSE (AT91_CAST(AT91_REG *) 0x00000068) // (EMAC_CSE) Carrier Sense Error Register
  1810. #define EMAC_RRE (AT91_CAST(AT91_REG *) 0x0000006C) // (EMAC_RRE) Receive Ressource Error Register
  1811. #define EMAC_ROV (AT91_CAST(AT91_REG *) 0x00000070) // (EMAC_ROV) Receive Overrun Errors Register
  1812. #define EMAC_RSE (AT91_CAST(AT91_REG *) 0x00000074) // (EMAC_RSE) Receive Symbol Errors Register
  1813. #define EMAC_ELE (AT91_CAST(AT91_REG *) 0x00000078) // (EMAC_ELE) Excessive Length Errors Register
  1814. #define EMAC_RJA (AT91_CAST(AT91_REG *) 0x0000007C) // (EMAC_RJA) Receive Jabbers Register
  1815. #define EMAC_USF (AT91_CAST(AT91_REG *) 0x00000080) // (EMAC_USF) Undersize Frames Register
  1816. #define EMAC_STE (AT91_CAST(AT91_REG *) 0x00000084) // (EMAC_STE) SQE Test Error Register
  1817. #define EMAC_RLE (AT91_CAST(AT91_REG *) 0x00000088) // (EMAC_RLE) Receive Length Field Mismatch Register
  1818. #define EMAC_TPF (AT91_CAST(AT91_REG *) 0x0000008C) // (EMAC_TPF) Transmitted Pause Frames Register
  1819. #define EMAC_HRB (AT91_CAST(AT91_REG *) 0x00000090) // (EMAC_HRB) Hash Address Bottom[31:0]
  1820. #define EMAC_HRT (AT91_CAST(AT91_REG *) 0x00000094) // (EMAC_HRT) Hash Address Top[63:32]
  1821. #define EMAC_SA1L (AT91_CAST(AT91_REG *) 0x00000098) // (EMAC_SA1L) Specific Address 1 Bottom, First 4 bytes
  1822. #define EMAC_SA1H (AT91_CAST(AT91_REG *) 0x0000009C) // (EMAC_SA1H) Specific Address 1 Top, Last 2 bytes
  1823. #define EMAC_SA2L (AT91_CAST(AT91_REG *) 0x000000A0) // (EMAC_SA2L) Specific Address 2 Bottom, First 4 bytes
  1824. #define EMAC_SA2H (AT91_CAST(AT91_REG *) 0x000000A4) // (EMAC_SA2H) Specific Address 2 Top, Last 2 bytes
  1825. #define EMAC_SA3L (AT91_CAST(AT91_REG *) 0x000000A8) // (EMAC_SA3L) Specific Address 3 Bottom, First 4 bytes
  1826. #define EMAC_SA3H (AT91_CAST(AT91_REG *) 0x000000AC) // (EMAC_SA3H) Specific Address 3 Top, Last 2 bytes
  1827. #define EMAC_SA4L (AT91_CAST(AT91_REG *) 0x000000B0) // (EMAC_SA4L) Specific Address 4 Bottom, First 4 bytes
  1828. #define EMAC_SA4H (AT91_CAST(AT91_REG *) 0x000000B4) // (EMAC_SA4H) Specific Address 4 Top, Last 2 bytes
  1829. #define EMAC_TID (AT91_CAST(AT91_REG *) 0x000000B8) // (EMAC_TID) Type ID Checking Register
  1830. #define EMAC_TPQ (AT91_CAST(AT91_REG *) 0x000000BC) // (EMAC_TPQ) Transmit Pause Quantum Register
  1831. #define EMAC_USRIO (AT91_CAST(AT91_REG *) 0x000000C0) // (EMAC_USRIO) USER Input/Output Register
  1832. #define EMAC_WOL (AT91_CAST(AT91_REG *) 0x000000C4) // (EMAC_WOL) Wake On LAN Register
  1833. #define EMAC_REV (AT91_CAST(AT91_REG *) 0x000000FC) // (EMAC_REV) Revision Register
  1834. #endif
  1835. // -------- EMAC_NCR : (EMAC Offset: 0x0) --------
  1836. #define AT91C_EMAC_LB (0x1 << 0) // (EMAC) Loopback. Optional. When set, loopback signal is at high level.
  1837. #define AT91C_EMAC_LLB (0x1 << 1) // (EMAC) Loopback local.
  1838. #define AT91C_EMAC_RE (0x1 << 2) // (EMAC) Receive enable.
  1839. #define AT91C_EMAC_TE (0x1 << 3) // (EMAC) Transmit enable.
  1840. #define AT91C_EMAC_MPE (0x1 << 4) // (EMAC) Management port enable.
  1841. #define AT91C_EMAC_CLRSTAT (0x1 << 5) // (EMAC) Clear statistics registers.
  1842. #define AT91C_EMAC_INCSTAT (0x1 << 6) // (EMAC) Increment statistics registers.
  1843. #define AT91C_EMAC_WESTAT (0x1 << 7) // (EMAC) Write enable for statistics registers.
  1844. #define AT91C_EMAC_BP (0x1 << 8) // (EMAC) Back pressure.
  1845. #define AT91C_EMAC_TSTART (0x1 << 9) // (EMAC) Start Transmission.
  1846. #define AT91C_EMAC_THALT (0x1 << 10) // (EMAC) Transmission Halt.
  1847. #define AT91C_EMAC_TPFR (0x1 << 11) // (EMAC) Transmit pause frame
  1848. #define AT91C_EMAC_TZQ (0x1 << 12) // (EMAC) Transmit zero quantum pause frame
  1849. // -------- EMAC_NCFGR : (EMAC Offset: 0x4) Network Configuration Register --------
  1850. #define AT91C_EMAC_SPD (0x1 << 0) // (EMAC) Speed.
  1851. #define AT91C_EMAC_FD (0x1 << 1) // (EMAC) Full duplex.
  1852. #define AT91C_EMAC_JFRAME (0x1 << 3) // (EMAC) Jumbo Frames.
  1853. #define AT91C_EMAC_CAF (0x1 << 4) // (EMAC) Copy all frames.
  1854. #define AT91C_EMAC_NBC (0x1 << 5) // (EMAC) No broadcast.
  1855. #define AT91C_EMAC_MTI (0x1 << 6) // (EMAC) Multicast hash event enable
  1856. #define AT91C_EMAC_UNI (0x1 << 7) // (EMAC) Unicast hash enable.
  1857. #define AT91C_EMAC_BIG (0x1 << 8) // (EMAC) Receive 1522 bytes.
  1858. #define AT91C_EMAC_EAE (0x1 << 9) // (EMAC) External address match enable.
  1859. #define AT91C_EMAC_CLK (0x3 << 10) // (EMAC)
  1860. #define AT91C_EMAC_CLK_HCLK_8 (0x0 << 10) // (EMAC) HCLK divided by 8
  1861. #define AT91C_EMAC_CLK_HCLK_16 (0x1 << 10) // (EMAC) HCLK divided by 16
  1862. #define AT91C_EMAC_CLK_HCLK_32 (0x2 << 10) // (EMAC) HCLK divided by 32
  1863. #define AT91C_EMAC_CLK_HCLK_64 (0x3 << 10) // (EMAC) HCLK divided by 64
  1864. #define AT91C_EMAC_RTY (0x1 << 12) // (EMAC)
  1865. #define AT91C_EMAC_PAE (0x1 << 13) // (EMAC)
  1866. #define AT91C_EMAC_RBOF (0x3 << 14) // (EMAC)
  1867. #define AT91C_EMAC_RBOF_OFFSET_0 (0x0 << 14) // (EMAC) no offset from start of receive buffer
  1868. #define AT91C_EMAC_RBOF_OFFSET_1 (0x1 << 14) // (EMAC) one byte offset from start of receive buffer
  1869. #define AT91C_EMAC_RBOF_OFFSET_2 (0x2 << 14) // (EMAC) two bytes offset from start of receive buffer
  1870. #define AT91C_EMAC_RBOF_OFFSET_3 (0x3 << 14) // (EMAC) three bytes offset from start of receive buffer
  1871. #define AT91C_EMAC_RLCE (0x1 << 16) // (EMAC) Receive Length field Checking Enable
  1872. #define AT91C_EMAC_DRFCS (0x1 << 17) // (EMAC) Discard Receive FCS
  1873. #define AT91C_EMAC_EFRHD (0x1 << 18) // (EMAC)
  1874. #define AT91C_EMAC_IRXFCS (0x1 << 19) // (EMAC) Ignore RX FCS
  1875. // -------- EMAC_NSR : (EMAC Offset: 0x8) Network Status Register --------
  1876. #define AT91C_EMAC_LINKR (0x1 << 0) // (EMAC)
  1877. #define AT91C_EMAC_MDIO (0x1 << 1) // (EMAC)
  1878. #define AT91C_EMAC_IDLE (0x1 << 2) // (EMAC)
  1879. // -------- EMAC_TSR : (EMAC Offset: 0x14) Transmit Status Register --------
  1880. #define AT91C_EMAC_UBR (0x1 << 0) // (EMAC)
  1881. #define AT91C_EMAC_COL (0x1 << 1) // (EMAC)
  1882. #define AT91C_EMAC_RLES (0x1 << 2) // (EMAC)
  1883. #define AT91C_EMAC_TGO (0x1 << 3) // (EMAC) Transmit Go
  1884. #define AT91C_EMAC_BEX (0x1 << 4) // (EMAC) Buffers exhausted mid frame
  1885. #define AT91C_EMAC_COMP (0x1 << 5) // (EMAC)
  1886. #define AT91C_EMAC_UND (0x1 << 6) // (EMAC)
  1887. // -------- EMAC_RSR : (EMAC Offset: 0x20) Receive Status Register --------
  1888. #define AT91C_EMAC_BNA (0x1 << 0) // (EMAC)
  1889. #define AT91C_EMAC_REC (0x1 << 1) // (EMAC)
  1890. #define AT91C_EMAC_OVR (0x1 << 2) // (EMAC)
  1891. // -------- EMAC_ISR : (EMAC Offset: 0x24) Interrupt Status Register --------
  1892. #define AT91C_EMAC_MFD (0x1 << 0) // (EMAC)
  1893. #define AT91C_EMAC_RCOMP (0x1 << 1) // (EMAC)
  1894. #define AT91C_EMAC_RXUBR (0x1 << 2) // (EMAC)
  1895. #define AT91C_EMAC_TXUBR (0x1 << 3) // (EMAC)
  1896. #define AT91C_EMAC_TUNDR (0x1 << 4) // (EMAC)
  1897. #define AT91C_EMAC_RLEX (0x1 << 5) // (EMAC)
  1898. #define AT91C_EMAC_TXERR (0x1 << 6) // (EMAC)
  1899. #define AT91C_EMAC_TCOMP (0x1 << 7) // (EMAC)
  1900. #define AT91C_EMAC_LINK (0x1 << 9) // (EMAC)
  1901. #define AT91C_EMAC_ROVR (0x1 << 10) // (EMAC)
  1902. #define AT91C_EMAC_HRESP (0x1 << 11) // (EMAC)
  1903. #define AT91C_EMAC_PFRE (0x1 << 12) // (EMAC)
  1904. #define AT91C_EMAC_PTZ (0x1 << 13) // (EMAC)
  1905. // -------- EMAC_IER : (EMAC Offset: 0x28) Interrupt Enable Register --------
  1906. // -------- EMAC_IDR : (EMAC Offset: 0x2c) Interrupt Disable Register --------
  1907. // -------- EMAC_IMR : (EMAC Offset: 0x30) Interrupt Mask Register --------
  1908. // -------- EMAC_MAN : (EMAC Offset: 0x34) PHY Maintenance Register --------
  1909. #define AT91C_EMAC_DATA (0xFFFF << 0) // (EMAC)
  1910. #define AT91C_EMAC_CODE (0x3 << 16) // (EMAC)
  1911. #define AT91C_EMAC_REGA (0x1F << 18) // (EMAC)
  1912. #define AT91C_EMAC_PHYA (0x1F << 23) // (EMAC)
  1913. #define AT91C_EMAC_RW (0x3 << 28) // (EMAC)
  1914. #define AT91C_EMAC_SOF (0x3 << 30) // (EMAC)
  1915. // -------- EMAC_USRIO : (EMAC Offset: 0xc0) USER Input Output Register --------
  1916. #define AT91C_EMAC_RMII (0x1 << 0) // (EMAC) Reduce MII
  1917. #define AT91C_EMAC_CLKEN (0x1 << 1) // (EMAC) Clock Enable
  1918. // -------- EMAC_WOL : (EMAC Offset: 0xc4) Wake On LAN Register --------
  1919. #define AT91C_EMAC_IP (0xFFFF << 0) // (EMAC) ARP request IP address
  1920. #define AT91C_EMAC_MAG (0x1 << 16) // (EMAC) Magic packet event enable
  1921. #define AT91C_EMAC_ARP (0x1 << 17) // (EMAC) ARP request event enable
  1922. #define AT91C_EMAC_SA1 (0x1 << 18) // (EMAC) Specific address register 1 event enable
  1923. // -------- EMAC_REV : (EMAC Offset: 0xfc) Revision Register --------
  1924. #define AT91C_EMAC_REVREF (0xFFFF << 0) // (EMAC)
  1925. #define AT91C_EMAC_PARTREF (0xFFFF << 16) // (EMAC)
  1926. // *****************************************************************************
  1927. // SOFTWARE API DEFINITION FOR Analog to Digital Convertor
  1928. // *****************************************************************************
  1929. #ifndef __ASSEMBLY__
  1930. typedef struct _AT91S_ADC {
  1931. AT91_REG ADC_CR; // ADC Control Register
  1932. AT91_REG ADC_MR; // ADC Mode Register
  1933. AT91_REG Reserved0[2]; //
  1934. AT91_REG ADC_CHER; // ADC Channel Enable Register
  1935. AT91_REG ADC_CHDR; // ADC Channel Disable Register
  1936. AT91_REG ADC_CHSR; // ADC Channel Status Register
  1937. AT91_REG ADC_SR; // ADC Status Register
  1938. AT91_REG ADC_LCDR; // ADC Last Converted Data Register
  1939. AT91_REG ADC_IER; // ADC Interrupt Enable Register
  1940. AT91_REG ADC_IDR; // ADC Interrupt Disable Register
  1941. AT91_REG ADC_IMR; // ADC Interrupt Mask Register
  1942. AT91_REG ADC_CDR0; // ADC Channel Data Register 0
  1943. AT91_REG ADC_CDR1; // ADC Channel Data Register 1
  1944. AT91_REG ADC_CDR2; // ADC Channel Data Register 2
  1945. AT91_REG ADC_CDR3; // ADC Channel Data Register 3
  1946. AT91_REG ADC_CDR4; // ADC Channel Data Register 4
  1947. AT91_REG ADC_CDR5; // ADC Channel Data Register 5
  1948. AT91_REG ADC_CDR6; // ADC Channel Data Register 6
  1949. AT91_REG ADC_CDR7; // ADC Channel Data Register 7
  1950. AT91_REG Reserved1[44]; //
  1951. AT91_REG ADC_RPR; // Receive Pointer Register
  1952. AT91_REG ADC_RCR; // Receive Counter Register
  1953. AT91_REG ADC_TPR; // Transmit Pointer Register
  1954. AT91_REG ADC_TCR; // Transmit Counter Register
  1955. AT91_REG ADC_RNPR; // Receive Next Pointer Register
  1956. AT91_REG ADC_RNCR; // Receive Next Counter Register
  1957. AT91_REG ADC_TNPR; // Transmit Next Pointer Register
  1958. AT91_REG ADC_TNCR; // Transmit Next Counter Register
  1959. AT91_REG ADC_PTCR; // PDC Transfer Control Register
  1960. AT91_REG ADC_PTSR; // PDC Transfer Status Register
  1961. } AT91S_ADC, *AT91PS_ADC;
  1962. #else
  1963. #define ADC_CR (AT91_CAST(AT91_REG *) 0x00000000) // (ADC_CR) ADC Control Register
  1964. #define ADC_MR (AT91_CAST(AT91_REG *) 0x00000004) // (ADC_MR) ADC Mode Register
  1965. #define ADC_CHER (AT91_CAST(AT91_REG *) 0x00000010) // (ADC_CHER) ADC Channel Enable Register
  1966. #define ADC_CHDR (AT91_CAST(AT91_REG *) 0x00000014) // (ADC_CHDR) ADC Channel Disable Register
  1967. #define ADC_CHSR (AT91_CAST(AT91_REG *) 0x00000018) // (ADC_CHSR) ADC Channel Status Register
  1968. #define ADC_SR (AT91_CAST(AT91_REG *) 0x0000001C) // (ADC_SR) ADC Status Register
  1969. #define ADC_LCDR (AT91_CAST(AT91_REG *) 0x00000020) // (ADC_LCDR) ADC Last Converted Data Register
  1970. #define ADC_IER (AT91_CAST(AT91_REG *) 0x00000024) // (ADC_IER) ADC Interrupt Enable Register
  1971. #define ADC_IDR (AT91_CAST(AT91_REG *) 0x00000028) // (ADC_IDR) ADC Interrupt Disable Register
  1972. #define ADC_IMR (AT91_CAST(AT91_REG *) 0x0000002C) // (ADC_IMR) ADC Interrupt Mask Register
  1973. #define ADC_CDR0 (AT91_CAST(AT91_REG *) 0x00000030) // (ADC_CDR0) ADC Channel Data Register 0
  1974. #define ADC_CDR1 (AT91_CAST(AT91_REG *) 0x00000034) // (ADC_CDR1) ADC Channel Data Register 1
  1975. #define ADC_CDR2 (AT91_CAST(AT91_REG *) 0x00000038) // (ADC_CDR2) ADC Channel Data Register 2
  1976. #define ADC_CDR3 (AT91_CAST(AT91_REG *) 0x0000003C) // (ADC_CDR3) ADC Channel Data Register 3
  1977. #define ADC_CDR4 (AT91_CAST(AT91_REG *) 0x00000040) // (ADC_CDR4) ADC Channel Data Register 4
  1978. #define ADC_CDR5 (AT91_CAST(AT91_REG *) 0x00000044) // (ADC_CDR5) ADC Channel Data Register 5
  1979. #define ADC_CDR6 (AT91_CAST(AT91_REG *) 0x00000048) // (ADC_CDR6) ADC Channel Data Register 6
  1980. #define ADC_CDR7 (AT91_CAST(AT91_REG *) 0x0000004C) // (ADC_CDR7) ADC Channel Data Register 7
  1981. #endif
  1982. // -------- ADC_CR : (ADC Offset: 0x0) ADC Control Register --------
  1983. #define AT91C_ADC_SWRST (0x1 << 0) // (ADC) Software Reset
  1984. #define AT91C_ADC_START (0x1 << 1) // (ADC) Start Conversion
  1985. // -------- ADC_MR : (ADC Offset: 0x4) ADC Mode Register --------
  1986. #define AT91C_ADC_TRGEN (0x1 << 0) // (ADC) Trigger Enable
  1987. #define AT91C_ADC_TRGEN_DIS (0x0) // (ADC) Hradware triggers are disabled. Starting a conversion is only possible by software
  1988. #define AT91C_ADC_TRGEN_EN (0x1) // (ADC) Hardware trigger selected by TRGSEL field is enabled.
  1989. #define AT91C_ADC_TRGSEL (0x7 << 1) // (ADC) Trigger Selection
  1990. #define AT91C_ADC_TRGSEL_TIOA0 (0x0 << 1) // (ADC) Selected TRGSEL = TIAO0
  1991. #define AT91C_ADC_TRGSEL_TIOA1 (0x1 << 1) // (ADC) Selected TRGSEL = TIAO1
  1992. #define AT91C_ADC_TRGSEL_TIOA2 (0x2 << 1) // (ADC) Selected TRGSEL = TIAO2
  1993. #define AT91C_ADC_TRGSEL_TIOA3 (0x3 << 1) // (ADC) Selected TRGSEL = TIAO3
  1994. #define AT91C_ADC_TRGSEL_TIOA4 (0x4 << 1) // (ADC) Selected TRGSEL = TIAO4
  1995. #define AT91C_ADC_TRGSEL_TIOA5 (0x5 << 1) // (ADC) Selected TRGSEL = TIAO5
  1996. #define AT91C_ADC_TRGSEL_EXT (0x6 << 1) // (ADC) Selected TRGSEL = External Trigger
  1997. #define AT91C_ADC_LOWRES (0x1 << 4) // (ADC) Resolution.
  1998. #define AT91C_ADC_LOWRES_10_BIT (0x0 << 4) // (ADC) 10-bit resolution
  1999. #define AT91C_ADC_LOWRES_8_BIT (0x1 << 4) // (ADC) 8-bit resolution
  2000. #define AT91C_ADC_SLEEP (0x1 << 5) // (ADC) Sleep Mode
  2001. #define AT91C_ADC_SLEEP_NORMAL_MODE (0x0 << 5) // (ADC) Normal Mode
  2002. #define AT91C_ADC_SLEEP_MODE (0x1 << 5) // (ADC) Sleep Mode
  2003. #define AT91C_ADC_PRESCAL (0x3F << 8) // (ADC) Prescaler rate selection
  2004. #define AT91C_ADC_STARTUP (0x1F << 16) // (ADC) Startup Time
  2005. #define AT91C_ADC_SHTIM (0xF << 24) // (ADC) Sample & Hold Time
  2006. // -------- ADC_CHER : (ADC Offset: 0x10) ADC Channel Enable Register --------
  2007. #define AT91C_ADC_CH0 (0x1 << 0) // (ADC) Channel 0
  2008. #define AT91C_ADC_CH1 (0x1 << 1) // (ADC) Channel 1
  2009. #define AT91C_ADC_CH2 (0x1 << 2) // (ADC) Channel 2
  2010. #define AT91C_ADC_CH3 (0x1 << 3) // (ADC) Channel 3
  2011. #define AT91C_ADC_CH4 (0x1 << 4) // (ADC) Channel 4
  2012. #define AT91C_ADC_CH5 (0x1 << 5) // (ADC) Channel 5
  2013. #define AT91C_ADC_CH6 (0x1 << 6) // (ADC) Channel 6
  2014. #define AT91C_ADC_CH7 (0x1 << 7) // (ADC) Channel 7
  2015. // -------- ADC_CHDR : (ADC Offset: 0x14) ADC Channel Disable Register --------
  2016. // -------- ADC_CHSR : (ADC Offset: 0x18) ADC Channel Status Register --------
  2017. // -------- ADC_SR : (ADC Offset: 0x1c) ADC Status Register --------
  2018. #define AT91C_ADC_EOC0 (0x1 << 0) // (ADC) End of Conversion
  2019. #define AT91C_ADC_EOC1 (0x1 << 1) // (ADC) End of Conversion
  2020. #define AT91C_ADC_EOC2 (0x1 << 2) // (ADC) End of Conversion
  2021. #define AT91C_ADC_EOC3 (0x1 << 3) // (ADC) End of Conversion
  2022. #define AT91C_ADC_EOC4 (0x1 << 4) // (ADC) End of Conversion
  2023. #define AT91C_ADC_EOC5 (0x1 << 5) // (ADC) End of Conversion
  2024. #define AT91C_ADC_EOC6 (0x1 << 6) // (ADC) End of Conversion
  2025. #define AT91C_ADC_EOC7 (0x1 << 7) // (ADC) End of Conversion
  2026. #define AT91C_ADC_OVRE0 (0x1 << 8) // (ADC) Overrun Error
  2027. #define AT91C_ADC_OVRE1 (0x1 << 9) // (ADC) Overrun Error
  2028. #define AT91C_ADC_OVRE2 (0x1 << 10) // (ADC) Overrun Error
  2029. #define AT91C_ADC_OVRE3 (0x1 << 11) // (ADC) Overrun Error
  2030. #define AT91C_ADC_OVRE4 (0x1 << 12) // (ADC) Overrun Error
  2031. #define AT91C_ADC_OVRE5 (0x1 << 13) // (ADC) Overrun Error
  2032. #define AT91C_ADC_OVRE6 (0x1 << 14) // (ADC) Overrun Error
  2033. #define AT91C_ADC_OVRE7 (0x1 << 15) // (ADC) Overrun Error
  2034. #define AT91C_ADC_DRDY (0x1 << 16) // (ADC) Data Ready
  2035. #define AT91C_ADC_GOVRE (0x1 << 17) // (ADC) General Overrun
  2036. #define AT91C_ADC_ENDRX (0x1 << 18) // (ADC) End of Receiver Transfer
  2037. #define AT91C_ADC_RXBUFF (0x1 << 19) // (ADC) RXBUFF Interrupt
  2038. // -------- ADC_LCDR : (ADC Offset: 0x20) ADC Last Converted Data Register --------
  2039. #define AT91C_ADC_LDATA (0x3FF << 0) // (ADC) Last Data Converted
  2040. // -------- ADC_IER : (ADC Offset: 0x24) ADC Interrupt Enable Register --------
  2041. // -------- ADC_IDR : (ADC Offset: 0x28) ADC Interrupt Disable Register --------
  2042. // -------- ADC_IMR : (ADC Offset: 0x2c) ADC Interrupt Mask Register --------
  2043. // -------- ADC_CDR0 : (ADC Offset: 0x30) ADC Channel Data Register 0 --------
  2044. #define AT91C_ADC_DATA (0x3FF << 0) // (ADC) Converted Data
  2045. // -------- ADC_CDR1 : (ADC Offset: 0x34) ADC Channel Data Register 1 --------
  2046. // -------- ADC_CDR2 : (ADC Offset: 0x38) ADC Channel Data Register 2 --------
  2047. // -------- ADC_CDR3 : (ADC Offset: 0x3c) ADC Channel Data Register 3 --------
  2048. // -------- ADC_CDR4 : (ADC Offset: 0x40) ADC Channel Data Register 4 --------
  2049. // -------- ADC_CDR5 : (ADC Offset: 0x44) ADC Channel Data Register 5 --------
  2050. // -------- ADC_CDR6 : (ADC Offset: 0x48) ADC Channel Data Register 6 --------
  2051. // -------- ADC_CDR7 : (ADC Offset: 0x4c) ADC Channel Data Register 7 --------
  2052. // *****************************************************************************
  2053. // REGISTER ADDRESS DEFINITION FOR AT91SAM7X256
  2054. // *****************************************************************************
  2055. // ========== Register definition for SYS peripheral ==========
  2056. // ========== Register definition for AIC peripheral ==========
  2057. #define AT91C_AIC_IVR (AT91_CAST(AT91_REG *) 0xFFFFF100) // (AIC) IRQ Vector Register
  2058. #define AT91C_AIC_SMR (AT91_CAST(AT91_REG *) 0xFFFFF000) // (AIC) Source Mode Register
  2059. #define AT91C_AIC_FVR (AT91_CAST(AT91_REG *) 0xFFFFF104) // (AIC) FIQ Vector Register
  2060. #define AT91C_AIC_DCR (AT91_CAST(AT91_REG *) 0xFFFFF138) // (AIC) Debug Control Register (Protect)
  2061. #define AT91C_AIC_EOICR (AT91_CAST(AT91_REG *) 0xFFFFF130) // (AIC) End of Interrupt Command Register
  2062. #define AT91C_AIC_SVR (AT91_CAST(AT91_REG *) 0xFFFFF080) // (AIC) Source Vector Register
  2063. #define AT91C_AIC_FFSR (AT91_CAST(AT91_REG *) 0xFFFFF148) // (AIC) Fast Forcing Status Register
  2064. #define AT91C_AIC_ICCR (AT91_CAST(AT91_REG *) 0xFFFFF128) // (AIC) Interrupt Clear Command Register
  2065. #define AT91C_AIC_ISR (AT91_CAST(AT91_REG *) 0xFFFFF108) // (AIC) Interrupt Status Register
  2066. #define AT91C_AIC_IMR (AT91_CAST(AT91_REG *) 0xFFFFF110) // (AIC) Interrupt Mask Register
  2067. #define AT91C_AIC_IPR (AT91_CAST(AT91_REG *) 0xFFFFF10C) // (AIC) Interrupt Pending Register
  2068. #define AT91C_AIC_FFER (AT91_CAST(AT91_REG *) 0xFFFFF140) // (AIC) Fast Forcing Enable Register
  2069. #define AT91C_AIC_IECR (AT91_CAST(AT91_REG *) 0xFFFFF120) // (AIC) Interrupt Enable Command Register
  2070. #define AT91C_AIC_ISCR (AT91_CAST(AT91_REG *) 0xFFFFF12C) // (AIC) Interrupt Set Command Register
  2071. #define AT91C_AIC_FFDR (AT91_CAST(AT91_REG *) 0xFFFFF144) // (AIC) Fast Forcing Disable Register
  2072. #define AT91C_AIC_CISR (AT91_CAST(AT91_REG *) 0xFFFFF114) // (AIC) Core Interrupt Status Register
  2073. #define AT91C_AIC_IDCR (AT91_CAST(AT91_REG *) 0xFFFFF124) // (AIC) Interrupt Disable Command Register
  2074. #define AT91C_AIC_SPU (AT91_CAST(AT91_REG *) 0xFFFFF134) // (AIC) Spurious Vector Register
  2075. // ========== Register definition for PDC_DBGU peripheral ==========
  2076. #define AT91C_DBGU_TCR (AT91_CAST(AT91_REG *) 0xFFFFF30C) // (PDC_DBGU) Transmit Counter Register
  2077. #define AT91C_DBGU_RNPR (AT91_CAST(AT91_REG *) 0xFFFFF310) // (PDC_DBGU) Receive Next Pointer Register
  2078. #define AT91C_DBGU_TNPR (AT91_CAST(AT91_REG *) 0xFFFFF318) // (PDC_DBGU) Transmit Next Pointer Register
  2079. #define AT91C_DBGU_TPR (AT91_CAST(AT91_REG *) 0xFFFFF308) // (PDC_DBGU) Transmit Pointer Register
  2080. #define AT91C_DBGU_RPR (AT91_CAST(AT91_REG *) 0xFFFFF300) // (PDC_DBGU) Receive Pointer Register
  2081. #define AT91C_DBGU_RCR (AT91_CAST(AT91_REG *) 0xFFFFF304) // (PDC_DBGU) Receive Counter Register
  2082. #define AT91C_DBGU_RNCR (AT91_CAST(AT91_REG *) 0xFFFFF314) // (PDC_DBGU) Receive Next Counter Register
  2083. #define AT91C_DBGU_PTCR (AT91_CAST(AT91_REG *) 0xFFFFF320) // (PDC_DBGU) PDC Transfer Control Register
  2084. #define AT91C_DBGU_PTSR (AT91_CAST(AT91_REG *) 0xFFFFF324) // (PDC_DBGU) PDC Transfer Status Register
  2085. #define AT91C_DBGU_TNCR (AT91_CAST(AT91_REG *) 0xFFFFF31C) // (PDC_DBGU) Transmit Next Counter Register
  2086. // ========== Register definition for DBGU peripheral ==========
  2087. #define AT91C_DBGU_EXID (AT91_CAST(AT91_REG *) 0xFFFFF244) // (DBGU) Chip ID Extension Register
  2088. #define AT91C_DBGU_BRGR (AT91_CAST(AT91_REG *) 0xFFFFF220) // (DBGU) Baud Rate Generator Register
  2089. #define AT91C_DBGU_IDR (AT91_CAST(AT91_REG *) 0xFFFFF20C) // (DBGU) Interrupt Disable Register
  2090. #define AT91C_DBGU_CSR (AT91_CAST(AT91_REG *) 0xFFFFF214) // (DBGU) Channel Status Register
  2091. #define AT91C_DBGU_CIDR (AT91_CAST(AT91_REG *) 0xFFFFF240) // (DBGU) Chip ID Register
  2092. #define AT91C_DBGU_MR (AT91_CAST(AT91_REG *) 0xFFFFF204) // (DBGU) Mode Register
  2093. #define AT91C_DBGU_IMR (AT91_CAST(AT91_REG *) 0xFFFFF210) // (DBGU) Interrupt Mask Register
  2094. #define AT91C_DBGU_CR (AT91_CAST(AT91_REG *) 0xFFFFF200) // (DBGU) Control Register
  2095. #define AT91C_DBGU_FNTR (AT91_CAST(AT91_REG *) 0xFFFFF248) // (DBGU) Force NTRST Register
  2096. #define AT91C_DBGU_THR (AT91_CAST(AT91_REG *) 0xFFFFF21C) // (DBGU) Transmitter Holding Register
  2097. #define AT91C_DBGU_RHR (AT91_CAST(AT91_REG *) 0xFFFFF218) // (DBGU) Receiver Holding Register
  2098. #define AT91C_DBGU_IER (AT91_CAST(AT91_REG *) 0xFFFFF208) // (DBGU) Interrupt Enable Register
  2099. // ========== Register definition for PIOA peripheral ==========
  2100. #define AT91C_PIOA_ODR (AT91_CAST(AT91_REG *) 0xFFFFF414) // (PIOA) Output Disable Registerr
  2101. #define AT91C_PIOA_SODR (AT91_CAST(AT91_REG *) 0xFFFFF430) // (PIOA) Set Output Data Register
  2102. #define AT91C_PIOA_ISR (AT91_CAST(AT91_REG *) 0xFFFFF44C) // (PIOA) Interrupt Status Register
  2103. #define AT91C_PIOA_ABSR (AT91_CAST(AT91_REG *) 0xFFFFF478) // (PIOA) AB Select Status Register
  2104. #define AT91C_PIOA_IER (AT91_CAST(AT91_REG *) 0xFFFFF440) // (PIOA) Interrupt Enable Register
  2105. #define AT91C_PIOA_PPUDR (AT91_CAST(AT91_REG *) 0xFFFFF460) // (PIOA) Pull-up Disable Register
  2106. #define AT91C_PIOA_IMR (AT91_CAST(AT91_REG *) 0xFFFFF448) // (PIOA) Interrupt Mask Register
  2107. #define AT91C_PIOA_PER (AT91_CAST(AT91_REG *) 0xFFFFF400) // (PIOA) PIO Enable Register
  2108. #define AT91C_PIOA_IFDR (AT91_CAST(AT91_REG *) 0xFFFFF424) // (PIOA) Input Filter Disable Register
  2109. #define AT91C_PIOA_OWDR (AT91_CAST(AT91_REG *) 0xFFFFF4A4) // (PIOA) Output Write Disable Register
  2110. #define AT91C_PIOA_MDSR (AT91_CAST(AT91_REG *) 0xFFFFF458) // (PIOA) Multi-driver Status Register
  2111. #define AT91C_PIOA_IDR (AT91_CAST(AT91_REG *) 0xFFFFF444) // (PIOA) Interrupt Disable Register
  2112. #define AT91C_PIOA_ODSR (AT91_CAST(AT91_REG *) 0xFFFFF438) // (PIOA) Output Data Status Register
  2113. #define AT91C_PIOA_PPUSR (AT91_CAST(AT91_REG *) 0xFFFFF468) // (PIOA) Pull-up Status Register
  2114. #define AT91C_PIOA_OWSR (AT91_CAST(AT91_REG *) 0xFFFFF4A8) // (PIOA) Output Write Status Register
  2115. #define AT91C_PIOA_BSR (AT91_CAST(AT91_REG *) 0xFFFFF474) // (PIOA) Select B Register
  2116. #define AT91C_PIOA_OWER (AT91_CAST(AT91_REG *) 0xFFFFF4A0) // (PIOA) Output Write Enable Register
  2117. #define AT91C_PIOA_IFER (AT91_CAST(AT91_REG *) 0xFFFFF420) // (PIOA) Input Filter Enable Register
  2118. #define AT91C_PIOA_PDSR (AT91_CAST(AT91_REG *) 0xFFFFF43C) // (PIOA) Pin Data Status Register
  2119. #define AT91C_PIOA_PPUER (AT91_CAST(AT91_REG *) 0xFFFFF464) // (PIOA) Pull-up Enable Register
  2120. #define AT91C_PIOA_OSR (AT91_CAST(AT91_REG *) 0xFFFFF418) // (PIOA) Output Status Register
  2121. #define AT91C_PIOA_ASR (AT91_CAST(AT91_REG *) 0xFFFFF470) // (PIOA) Select A Register
  2122. #define AT91C_PIOA_MDDR (AT91_CAST(AT91_REG *) 0xFFFFF454) // (PIOA) Multi-driver Disable Register
  2123. #define AT91C_PIOA_CODR (AT91_CAST(AT91_REG *) 0xFFFFF434) // (PIOA) Clear Output Data Register
  2124. #define AT91C_PIOA_MDER (AT91_CAST(AT91_REG *) 0xFFFFF450) // (PIOA) Multi-driver Enable Register
  2125. #define AT91C_PIOA_PDR (AT91_CAST(AT91_REG *) 0xFFFFF404) // (PIOA) PIO Disable Register
  2126. #define AT91C_PIOA_IFSR (AT91_CAST(AT91_REG *) 0xFFFFF428) // (PIOA) Input Filter Status Register
  2127. #define AT91C_PIOA_OER (AT91_CAST(AT91_REG *) 0xFFFFF410) // (PIOA) Output Enable Register
  2128. #define AT91C_PIOA_PSR (AT91_CAST(AT91_REG *) 0xFFFFF408) // (PIOA) PIO Status Register
  2129. // ========== Register definition for PIOB peripheral ==========
  2130. #define AT91C_PIOB_OWDR (AT91_CAST(AT91_REG *) 0xFFFFF6A4) // (PIOB) Output Write Disable Register
  2131. #define AT91C_PIOB_MDER (AT91_CAST(AT91_REG *) 0xFFFFF650) // (PIOB) Multi-driver Enable Register
  2132. #define AT91C_PIOB_PPUSR (AT91_CAST(AT91_REG *) 0xFFFFF668) // (PIOB) Pull-up Status Register
  2133. #define AT91C_PIOB_IMR (AT91_CAST(AT91_REG *) 0xFFFFF648) // (PIOB) Interrupt Mask Register
  2134. #define AT91C_PIOB_ASR (AT91_CAST(AT91_REG *) 0xFFFFF670) // (PIOB) Select A Register
  2135. #define AT91C_PIOB_PPUDR (AT91_CAST(AT91_REG *) 0xFFFFF660) // (PIOB) Pull-up Disable Register
  2136. #define AT91C_PIOB_PSR (AT91_CAST(AT91_REG *) 0xFFFFF608) // (PIOB) PIO Status Register
  2137. #define AT91C_PIOB_IER (AT91_CAST(AT91_REG *) 0xFFFFF640) // (PIOB) Interrupt Enable Register
  2138. #define AT91C_PIOB_CODR (AT91_CAST(AT91_REG *) 0xFFFFF634) // (PIOB) Clear Output Data Register
  2139. #define AT91C_PIOB_OWER (AT91_CAST(AT91_REG *) 0xFFFFF6A0) // (PIOB) Output Write Enable Register
  2140. #define AT91C_PIOB_ABSR (AT91_CAST(AT91_REG *) 0xFFFFF678) // (PIOB) AB Select Status Register
  2141. #define AT91C_PIOB_IFDR (AT91_CAST(AT91_REG *) 0xFFFFF624) // (PIOB) Input Filter Disable Register
  2142. #define AT91C_PIOB_PDSR (AT91_CAST(AT91_REG *) 0xFFFFF63C) // (PIOB) Pin Data Status Register
  2143. #define AT91C_PIOB_IDR (AT91_CAST(AT91_REG *) 0xFFFFF644) // (PIOB) Interrupt Disable Register
  2144. #define AT91C_PIOB_OWSR (AT91_CAST(AT91_REG *) 0xFFFFF6A8) // (PIOB) Output Write Status Register
  2145. #define AT91C_PIOB_PDR (AT91_CAST(AT91_REG *) 0xFFFFF604) // (PIOB) PIO Disable Register
  2146. #define AT91C_PIOB_ODR (AT91_CAST(AT91_REG *) 0xFFFFF614) // (PIOB) Output Disable Registerr
  2147. #define AT91C_PIOB_IFSR (AT91_CAST(AT91_REG *) 0xFFFFF628) // (PIOB) Input Filter Status Register
  2148. #define AT91C_PIOB_PPUER (AT91_CAST(AT91_REG *) 0xFFFFF664) // (PIOB) Pull-up Enable Register
  2149. #define AT91C_PIOB_SODR (AT91_CAST(AT91_REG *) 0xFFFFF630) // (PIOB) Set Output Data Register
  2150. #define AT91C_PIOB_ISR (AT91_CAST(AT91_REG *) 0xFFFFF64C) // (PIOB) Interrupt Status Register
  2151. #define AT91C_PIOB_ODSR (AT91_CAST(AT91_REG *) 0xFFFFF638) // (PIOB) Output Data Status Register
  2152. #define AT91C_PIOB_OSR (AT91_CAST(AT91_REG *) 0xFFFFF618) // (PIOB) Output Status Register
  2153. #define AT91C_PIOB_MDSR (AT91_CAST(AT91_REG *) 0xFFFFF658) // (PIOB) Multi-driver Status Register
  2154. #define AT91C_PIOB_IFER (AT91_CAST(AT91_REG *) 0xFFFFF620) // (PIOB) Input Filter Enable Register
  2155. #define AT91C_PIOB_BSR (AT91_CAST(AT91_REG *) 0xFFFFF674) // (PIOB) Select B Register
  2156. #define AT91C_PIOB_MDDR (AT91_CAST(AT91_REG *) 0xFFFFF654) // (PIOB) Multi-driver Disable Register
  2157. #define AT91C_PIOB_OER (AT91_CAST(AT91_REG *) 0xFFFFF610) // (PIOB) Output Enable Register
  2158. #define AT91C_PIOB_PER (AT91_CAST(AT91_REG *) 0xFFFFF600) // (PIOB) PIO Enable Register
  2159. // ========== Register definition for CKGR peripheral ==========
  2160. #define AT91C_CKGR_MOR (AT91_CAST(AT91_REG *) 0xFFFFFC20) // (CKGR) Main Oscillator Register
  2161. #define AT91C_CKGR_PLLR (AT91_CAST(AT91_REG *) 0xFFFFFC2C) // (CKGR) PLL Register
  2162. #define AT91C_CKGR_MCFR (AT91_CAST(AT91_REG *) 0xFFFFFC24) // (CKGR) Main Clock Frequency Register
  2163. // ========== Register definition for PMC peripheral ==========
  2164. #define AT91C_PMC_IDR (AT91_CAST(AT91_REG *) 0xFFFFFC64) // (PMC) Interrupt Disable Register
  2165. #define AT91C_PMC_MOR (AT91_CAST(AT91_REG *) 0xFFFFFC20) // (PMC) Main Oscillator Register
  2166. #define AT91C_PMC_PLLR (AT91_CAST(AT91_REG *) 0xFFFFFC2C) // (PMC) PLL Register
  2167. #define AT91C_PMC_PCER (AT91_CAST(AT91_REG *) 0xFFFFFC10) // (PMC) Peripheral Clock Enable Register
  2168. #define AT91C_PMC_PCKR (AT91_CAST(AT91_REG *) 0xFFFFFC40) // (PMC) Programmable Clock Register
  2169. #define AT91C_PMC_MCKR (AT91_CAST(AT91_REG *) 0xFFFFFC30) // (PMC) Master Clock Register
  2170. #define AT91C_PMC_SCDR (AT91_CAST(AT91_REG *) 0xFFFFFC04) // (PMC) System Clock Disable Register
  2171. #define AT91C_PMC_PCDR (AT91_CAST(AT91_REG *) 0xFFFFFC14) // (PMC) Peripheral Clock Disable Register
  2172. #define AT91C_PMC_SCSR (AT91_CAST(AT91_REG *) 0xFFFFFC08) // (PMC) System Clock Status Register
  2173. #define AT91C_PMC_PCSR (AT91_CAST(AT91_REG *) 0xFFFFFC18) // (PMC) Peripheral Clock Status Register
  2174. #define AT91C_PMC_MCFR (AT91_CAST(AT91_REG *) 0xFFFFFC24) // (PMC) Main Clock Frequency Register
  2175. #define AT91C_PMC_SCER (AT91_CAST(AT91_REG *) 0xFFFFFC00) // (PMC) System Clock Enable Register
  2176. #define AT91C_PMC_IMR (AT91_CAST(AT91_REG *) 0xFFFFFC6C) // (PMC) Interrupt Mask Register
  2177. #define AT91C_PMC_IER (AT91_CAST(AT91_REG *) 0xFFFFFC60) // (PMC) Interrupt Enable Register
  2178. #define AT91C_PMC_SR (AT91_CAST(AT91_REG *) 0xFFFFFC68) // (PMC) Status Register
  2179. // ========== Register definition for RSTC peripheral ==========
  2180. #define AT91C_RSTC_RCR (AT91_CAST(AT91_REG *) 0xFFFFFD00) // (RSTC) Reset Control Register
  2181. #define AT91C_RSTC_RMR (AT91_CAST(AT91_REG *) 0xFFFFFD08) // (RSTC) Reset Mode Register
  2182. #define AT91C_RSTC_RSR (AT91_CAST(AT91_REG *) 0xFFFFFD04) // (RSTC) Reset Status Register
  2183. // ========== Register definition for RTTC peripheral ==========
  2184. #define AT91C_RTTC_RTSR (AT91_CAST(AT91_REG *) 0xFFFFFD2C) // (RTTC) Real-time Status Register
  2185. #define AT91C_RTTC_RTMR (AT91_CAST(AT91_REG *) 0xFFFFFD20) // (RTTC) Real-time Mode Register
  2186. #define AT91C_RTTC_RTVR (AT91_CAST(AT91_REG *) 0xFFFFFD28) // (RTTC) Real-time Value Register
  2187. #define AT91C_RTTC_RTAR (AT91_CAST(AT91_REG *) 0xFFFFFD24) // (RTTC) Real-time Alarm Register
  2188. // ========== Register definition for PITC peripheral ==========
  2189. #define AT91C_PITC_PIVR (AT91_CAST(AT91_REG *) 0xFFFFFD38) // (PITC) Period Interval Value Register
  2190. #define AT91C_PITC_PISR (AT91_CAST(AT91_REG *) 0xFFFFFD34) // (PITC) Period Interval Status Register
  2191. #define AT91C_PITC_PIIR (AT91_CAST(AT91_REG *) 0xFFFFFD3C) // (PITC) Period Interval Image Register
  2192. #define AT91C_PITC_PIMR (AT91_CAST(AT91_REG *) 0xFFFFFD30) // (PITC) Period Interval Mode Register
  2193. // ========== Register definition for WDTC peripheral ==========
  2194. #define AT91C_WDTC_WDCR (AT91_CAST(AT91_REG *) 0xFFFFFD40) // (WDTC) Watchdog Control Register
  2195. #define AT91C_WDTC_WDSR (AT91_CAST(AT91_REG *) 0xFFFFFD48) // (WDTC) Watchdog Status Register
  2196. #define AT91C_WDTC_WDMR (AT91_CAST(AT91_REG *) 0xFFFFFD44) // (WDTC) Watchdog Mode Register
  2197. // ========== Register definition for VREG peripheral ==========
  2198. #define AT91C_VREG_MR (AT91_CAST(AT91_REG *) 0xFFFFFD60) // (VREG) Voltage Regulator Mode Register
  2199. // ========== Register definition for MC peripheral ==========
  2200. #define AT91C_MC_ASR (AT91_CAST(AT91_REG *) 0xFFFFFF04) // (MC) MC Abort Status Register
  2201. #define AT91C_MC_RCR (AT91_CAST(AT91_REG *) 0xFFFFFF00) // (MC) MC Remap Control Register
  2202. #define AT91C_MC_FCR (AT91_CAST(AT91_REG *) 0xFFFFFF64) // (MC) MC Flash Command Register
  2203. #define AT91C_MC_AASR (AT91_CAST(AT91_REG *) 0xFFFFFF08) // (MC) MC Abort Address Status Register
  2204. #define AT91C_MC_FSR (AT91_CAST(AT91_REG *) 0xFFFFFF68) // (MC) MC Flash Status Register
  2205. #define AT91C_MC_FMR (AT91_CAST(AT91_REG *) 0xFFFFFF60) // (MC) MC Flash Mode Register
  2206. // ========== Register definition for PDC_SPI1 peripheral ==========
  2207. #define AT91C_SPI1_PTCR (AT91_CAST(AT91_REG *) 0xFFFE4120) // (PDC_SPI1) PDC Transfer Control Register
  2208. #define AT91C_SPI1_RPR (AT91_CAST(AT91_REG *) 0xFFFE4100) // (PDC_SPI1) Receive Pointer Register
  2209. #define AT91C_SPI1_TNCR (AT91_CAST(AT91_REG *) 0xFFFE411C) // (PDC_SPI1) Transmit Next Counter Register
  2210. #define AT91C_SPI1_TPR (AT91_CAST(AT91_REG *) 0xFFFE4108) // (PDC_SPI1) Transmit Pointer Register
  2211. #define AT91C_SPI1_TNPR (AT91_CAST(AT91_REG *) 0xFFFE4118) // (PDC_SPI1) Transmit Next Pointer Register
  2212. #define AT91C_SPI1_TCR (AT91_CAST(AT91_REG *) 0xFFFE410C) // (PDC_SPI1) Transmit Counter Register
  2213. #define AT91C_SPI1_RCR (AT91_CAST(AT91_REG *) 0xFFFE4104) // (PDC_SPI1) Receive Counter Register
  2214. #define AT91C_SPI1_RNPR (AT91_CAST(AT91_REG *) 0xFFFE4110) // (PDC_SPI1) Receive Next Pointer Register
  2215. #define AT91C_SPI1_RNCR (AT91_CAST(AT91_REG *) 0xFFFE4114) // (PDC_SPI1) Receive Next Counter Register
  2216. #define AT91C_SPI1_PTSR (AT91_CAST(AT91_REG *) 0xFFFE4124) // (PDC_SPI1) PDC Transfer Status Register
  2217. // ========== Register definition for SPI1 peripheral ==========
  2218. #define AT91C_SPI1_IMR (AT91_CAST(AT91_REG *) 0xFFFE401C) // (SPI1) Interrupt Mask Register
  2219. #define AT91C_SPI1_IER (AT91_CAST(AT91_REG *) 0xFFFE4014) // (SPI1) Interrupt Enable Register
  2220. #define AT91C_SPI1_MR (AT91_CAST(AT91_REG *) 0xFFFE4004) // (SPI1) Mode Register
  2221. #define AT91C_SPI1_RDR (AT91_CAST(AT91_REG *) 0xFFFE4008) // (SPI1) Receive Data Register
  2222. #define AT91C_SPI1_IDR (AT91_CAST(AT91_REG *) 0xFFFE4018) // (SPI1) Interrupt Disable Register
  2223. #define AT91C_SPI1_SR (AT91_CAST(AT91_REG *) 0xFFFE4010) // (SPI1) Status Register
  2224. #define AT91C_SPI1_TDR (AT91_CAST(AT91_REG *) 0xFFFE400C) // (SPI1) Transmit Data Register
  2225. #define AT91C_SPI1_CR (AT91_CAST(AT91_REG *) 0xFFFE4000) // (SPI1) Control Register
  2226. #define AT91C_SPI1_CSR (AT91_CAST(AT91_REG *) 0xFFFE4030) // (SPI1) Chip Select Register
  2227. // ========== Register definition for PDC_SPI0 peripheral ==========
  2228. #define AT91C_SPI0_PTCR (AT91_CAST(AT91_REG *) 0xFFFE0120) // (PDC_SPI0) PDC Transfer Control Register
  2229. #define AT91C_SPI0_TPR (AT91_CAST(AT91_REG *) 0xFFFE0108) // (PDC_SPI0) Transmit Pointer Register
  2230. #define AT91C_SPI0_TCR (AT91_CAST(AT91_REG *) 0xFFFE010C) // (PDC_SPI0) Transmit Counter Register
  2231. #define AT91C_SPI0_RCR (AT91_CAST(AT91_REG *) 0xFFFE0104) // (PDC_SPI0) Receive Counter Register
  2232. #define AT91C_SPI0_PTSR (AT91_CAST(AT91_REG *) 0xFFFE0124) // (PDC_SPI0) PDC Transfer Status Register
  2233. #define AT91C_SPI0_RNPR (AT91_CAST(AT91_REG *) 0xFFFE0110) // (PDC_SPI0) Receive Next Pointer Register
  2234. #define AT91C_SPI0_RPR (AT91_CAST(AT91_REG *) 0xFFFE0100) // (PDC_SPI0) Receive Pointer Register
  2235. #define AT91C_SPI0_TNCR (AT91_CAST(AT91_REG *) 0xFFFE011C) // (PDC_SPI0) Transmit Next Counter Register
  2236. #define AT91C_SPI0_RNCR (AT91_CAST(AT91_REG *) 0xFFFE0114) // (PDC_SPI0) Receive Next Counter Register
  2237. #define AT91C_SPI0_TNPR (AT91_CAST(AT91_REG *) 0xFFFE0118) // (PDC_SPI0) Transmit Next Pointer Register
  2238. // ========== Register definition for SPI0 peripheral ==========
  2239. #define AT91C_SPI0_IER (AT91_CAST(AT91_REG *) 0xFFFE0014) // (SPI0) Interrupt Enable Register
  2240. #define AT91C_SPI0_SR (AT91_CAST(AT91_REG *) 0xFFFE0010) // (SPI0) Status Register
  2241. #define AT91C_SPI0_IDR (AT91_CAST(AT91_REG *) 0xFFFE0018) // (SPI0) Interrupt Disable Register
  2242. #define AT91C_SPI0_CR (AT91_CAST(AT91_REG *) 0xFFFE0000) // (SPI0) Control Register
  2243. #define AT91C_SPI0_MR (AT91_CAST(AT91_REG *) 0xFFFE0004) // (SPI0) Mode Register
  2244. #define AT91C_SPI0_IMR (AT91_CAST(AT91_REG *) 0xFFFE001C) // (SPI0) Interrupt Mask Register
  2245. #define AT91C_SPI0_TDR (AT91_CAST(AT91_REG *) 0xFFFE000C) // (SPI0) Transmit Data Register
  2246. #define AT91C_SPI0_RDR (AT91_CAST(AT91_REG *) 0xFFFE0008) // (SPI0) Receive Data Register
  2247. #define AT91C_SPI0_CSR (AT91_CAST(AT91_REG *) 0xFFFE0030) // (SPI0) Chip Select Register
  2248. // ========== Register definition for PDC_US1 peripheral ==========
  2249. #define AT91C_US1_RNCR (AT91_CAST(AT91_REG *) 0xFFFC4114) // (PDC_US1) Receive Next Counter Register
  2250. #define AT91C_US1_PTCR (AT91_CAST(AT91_REG *) 0xFFFC4120) // (PDC_US1) PDC Transfer Control Register
  2251. #define AT91C_US1_TCR (AT91_CAST(AT91_REG *) 0xFFFC410C) // (PDC_US1) Transmit Counter Register
  2252. #define AT91C_US1_PTSR (AT91_CAST(AT91_REG *) 0xFFFC4124) // (PDC_US1) PDC Transfer Status Register
  2253. #define AT91C_US1_TNPR (AT91_CAST(AT91_REG *) 0xFFFC4118) // (PDC_US1) Transmit Next Pointer Register
  2254. #define AT91C_US1_RCR (AT91_CAST(AT91_REG *) 0xFFFC4104) // (PDC_US1) Receive Counter Register
  2255. #define AT91C_US1_RNPR (AT91_CAST(AT91_REG *) 0xFFFC4110) // (PDC_US1) Receive Next Pointer Register
  2256. #define AT91C_US1_RPR (AT91_CAST(AT91_REG *) 0xFFFC4100) // (PDC_US1) Receive Pointer Register
  2257. #define AT91C_US1_TNCR (AT91_CAST(AT91_REG *) 0xFFFC411C) // (PDC_US1) Transmit Next Counter Register
  2258. #define AT91C_US1_TPR (AT91_CAST(AT91_REG *) 0xFFFC4108) // (PDC_US1) Transmit Pointer Register
  2259. // ========== Register definition for US1 peripheral ==========
  2260. #define AT91C_US1_IF (AT91_CAST(AT91_REG *) 0xFFFC404C) // (US1) IRDA_FILTER Register
  2261. #define AT91C_US1_NER (AT91_CAST(AT91_REG *) 0xFFFC4044) // (US1) Nb Errors Register
  2262. #define AT91C_US1_RTOR (AT91_CAST(AT91_REG *) 0xFFFC4024) // (US1) Receiver Time-out Register
  2263. #define AT91C_US1_CSR (AT91_CAST(AT91_REG *) 0xFFFC4014) // (US1) Channel Status Register
  2264. #define AT91C_US1_IDR (AT91_CAST(AT91_REG *) 0xFFFC400C) // (US1) Interrupt Disable Register
  2265. #define AT91C_US1_IER (AT91_CAST(AT91_REG *) 0xFFFC4008) // (US1) Interrupt Enable Register
  2266. #define AT91C_US1_THR (AT91_CAST(AT91_REG *) 0xFFFC401C) // (US1) Transmitter Holding Register
  2267. #define AT91C_US1_TTGR (AT91_CAST(AT91_REG *) 0xFFFC4028) // (US1) Transmitter Time-guard Register
  2268. #define AT91C_US1_RHR (AT91_CAST(AT91_REG *) 0xFFFC4018) // (US1) Receiver Holding Register
  2269. #define AT91C_US1_BRGR (AT91_CAST(AT91_REG *) 0xFFFC4020) // (US1) Baud Rate Generator Register
  2270. #define AT91C_US1_IMR (AT91_CAST(AT91_REG *) 0xFFFC4010) // (US1) Interrupt Mask Register
  2271. #define AT91C_US1_FIDI (AT91_CAST(AT91_REG *) 0xFFFC4040) // (US1) FI_DI_Ratio Register
  2272. #define AT91C_US1_CR (AT91_CAST(AT91_REG *) 0xFFFC4000) // (US1) Control Register
  2273. #define AT91C_US1_MR (AT91_CAST(AT91_REG *) 0xFFFC4004) // (US1) Mode Register
  2274. // ========== Register definition for PDC_US0 peripheral ==========
  2275. #define AT91C_US0_TNPR (AT91_CAST(AT91_REG *) 0xFFFC0118) // (PDC_US0) Transmit Next Pointer Register
  2276. #define AT91C_US0_RNPR (AT91_CAST(AT91_REG *) 0xFFFC0110) // (PDC_US0) Receive Next Pointer Register
  2277. #define AT91C_US0_TCR (AT91_CAST(AT91_REG *) 0xFFFC010C) // (PDC_US0) Transmit Counter Register
  2278. #define AT91C_US0_PTCR (AT91_CAST(AT91_REG *) 0xFFFC0120) // (PDC_US0) PDC Transfer Control Register
  2279. #define AT91C_US0_PTSR (AT91_CAST(AT91_REG *) 0xFFFC0124) // (PDC_US0) PDC Transfer Status Register
  2280. #define AT91C_US0_TNCR (AT91_CAST(AT91_REG *) 0xFFFC011C) // (PDC_US0) Transmit Next Counter Register
  2281. #define AT91C_US0_TPR (AT91_CAST(AT91_REG *) 0xFFFC0108) // (PDC_US0) Transmit Pointer Register
  2282. #define AT91C_US0_RCR (AT91_CAST(AT91_REG *) 0xFFFC0104) // (PDC_US0) Receive Counter Register
  2283. #define AT91C_US0_RPR (AT91_CAST(AT91_REG *) 0xFFFC0100) // (PDC_US0) Receive Pointer Register
  2284. #define AT91C_US0_RNCR (AT91_CAST(AT91_REG *) 0xFFFC0114) // (PDC_US0) Receive Next Counter Register
  2285. // ========== Register definition for US0 peripheral ==========
  2286. #define AT91C_US0_BRGR (AT91_CAST(AT91_REG *) 0xFFFC0020) // (US0) Baud Rate Generator Register
  2287. #define AT91C_US0_NER (AT91_CAST(AT91_REG *) 0xFFFC0044) // (US0) Nb Errors Register
  2288. #define AT91C_US0_CR (AT91_CAST(AT91_REG *) 0xFFFC0000) // (US0) Control Register
  2289. #define AT91C_US0_IMR (AT91_CAST(AT91_REG *) 0xFFFC0010) // (US0) Interrupt Mask Register
  2290. #define AT91C_US0_FIDI (AT91_CAST(AT91_REG *) 0xFFFC0040) // (US0) FI_DI_Ratio Register
  2291. #define AT91C_US0_TTGR (AT91_CAST(AT91_REG *) 0xFFFC0028) // (US0) Transmitter Time-guard Register
  2292. #define AT91C_US0_MR (AT91_CAST(AT91_REG *) 0xFFFC0004) // (US0) Mode Register
  2293. #define AT91C_US0_RTOR (AT91_CAST(AT91_REG *) 0xFFFC0024) // (US0) Receiver Time-out Register
  2294. #define AT91C_US0_CSR (AT91_CAST(AT91_REG *) 0xFFFC0014) // (US0) Channel Status Register
  2295. #define AT91C_US0_RHR (AT91_CAST(AT91_REG *) 0xFFFC0018) // (US0) Receiver Holding Register
  2296. #define AT91C_US0_IDR (AT91_CAST(AT91_REG *) 0xFFFC000C) // (US0) Interrupt Disable Register
  2297. #define AT91C_US0_THR (AT91_CAST(AT91_REG *) 0xFFFC001C) // (US0) Transmitter Holding Register
  2298. #define AT91C_US0_IF (AT91_CAST(AT91_REG *) 0xFFFC004C) // (US0) IRDA_FILTER Register
  2299. #define AT91C_US0_IER (AT91_CAST(AT91_REG *) 0xFFFC0008) // (US0) Interrupt Enable Register
  2300. // ========== Register definition for PDC_SSC peripheral ==========
  2301. #define AT91C_SSC_TNCR (AT91_CAST(AT91_REG *) 0xFFFD411C) // (PDC_SSC) Transmit Next Counter Register
  2302. #define AT91C_SSC_RPR (AT91_CAST(AT91_REG *) 0xFFFD4100) // (PDC_SSC) Receive Pointer Register
  2303. #define AT91C_SSC_RNCR (AT91_CAST(AT91_REG *) 0xFFFD4114) // (PDC_SSC) Receive Next Counter Register
  2304. #define AT91C_SSC_TPR (AT91_CAST(AT91_REG *) 0xFFFD4108) // (PDC_SSC) Transmit Pointer Register
  2305. #define AT91C_SSC_PTCR (AT91_CAST(AT91_REG *) 0xFFFD4120) // (PDC_SSC) PDC Transfer Control Register
  2306. #define AT91C_SSC_TCR (AT91_CAST(AT91_REG *) 0xFFFD410C) // (PDC_SSC) Transmit Counter Register
  2307. #define AT91C_SSC_RCR (AT91_CAST(AT91_REG *) 0xFFFD4104) // (PDC_SSC) Receive Counter Register
  2308. #define AT91C_SSC_RNPR (AT91_CAST(AT91_REG *) 0xFFFD4110) // (PDC_SSC) Receive Next Pointer Register
  2309. #define AT91C_SSC_TNPR (AT91_CAST(AT91_REG *) 0xFFFD4118) // (PDC_SSC) Transmit Next Pointer Register
  2310. #define AT91C_SSC_PTSR (AT91_CAST(AT91_REG *) 0xFFFD4124) // (PDC_SSC) PDC Transfer Status Register
  2311. // ========== Register definition for SSC peripheral ==========
  2312. #define AT91C_SSC_RHR (AT91_CAST(AT91_REG *) 0xFFFD4020) // (SSC) Receive Holding Register
  2313. #define AT91C_SSC_RSHR (AT91_CAST(AT91_REG *) 0xFFFD4030) // (SSC) Receive Sync Holding Register
  2314. #define AT91C_SSC_TFMR (AT91_CAST(AT91_REG *) 0xFFFD401C) // (SSC) Transmit Frame Mode Register
  2315. #define AT91C_SSC_IDR (AT91_CAST(AT91_REG *) 0xFFFD4048) // (SSC) Interrupt Disable Register
  2316. #define AT91C_SSC_THR (AT91_CAST(AT91_REG *) 0xFFFD4024) // (SSC) Transmit Holding Register
  2317. #define AT91C_SSC_RCMR (AT91_CAST(AT91_REG *) 0xFFFD4010) // (SSC) Receive Clock ModeRegister
  2318. #define AT91C_SSC_IER (AT91_CAST(AT91_REG *) 0xFFFD4044) // (SSC) Interrupt Enable Register
  2319. #define AT91C_SSC_TSHR (AT91_CAST(AT91_REG *) 0xFFFD4034) // (SSC) Transmit Sync Holding Register
  2320. #define AT91C_SSC_SR (AT91_CAST(AT91_REG *) 0xFFFD4040) // (SSC) Status Register
  2321. #define AT91C_SSC_CMR (AT91_CAST(AT91_REG *) 0xFFFD4004) // (SSC) Clock Mode Register
  2322. #define AT91C_SSC_TCMR (AT91_CAST(AT91_REG *) 0xFFFD4018) // (SSC) Transmit Clock Mode Register
  2323. #define AT91C_SSC_CR (AT91_CAST(AT91_REG *) 0xFFFD4000) // (SSC) Control Register
  2324. #define AT91C_SSC_IMR (AT91_CAST(AT91_REG *) 0xFFFD404C) // (SSC) Interrupt Mask Register
  2325. #define AT91C_SSC_RFMR (AT91_CAST(AT91_REG *) 0xFFFD4014) // (SSC) Receive Frame Mode Register
  2326. // ========== Register definition for TWI peripheral ==========
  2327. #define AT91C_TWI_IER (AT91_CAST(AT91_REG *) 0xFFFB8024) // (TWI) Interrupt Enable Register
  2328. #define AT91C_TWI_CR (AT91_CAST(AT91_REG *) 0xFFFB8000) // (TWI) Control Register
  2329. #define AT91C_TWI_SR (AT91_CAST(AT91_REG *) 0xFFFB8020) // (TWI) Status Register
  2330. #define AT91C_TWI_IMR (AT91_CAST(AT91_REG *) 0xFFFB802C) // (TWI) Interrupt Mask Register
  2331. #define AT91C_TWI_THR (AT91_CAST(AT91_REG *) 0xFFFB8034) // (TWI) Transmit Holding Register
  2332. #define AT91C_TWI_IDR (AT91_CAST(AT91_REG *) 0xFFFB8028) // (TWI) Interrupt Disable Register
  2333. #define AT91C_TWI_IADR (AT91_CAST(AT91_REG *) 0xFFFB800C) // (TWI) Internal Address Register
  2334. #define AT91C_TWI_MMR (AT91_CAST(AT91_REG *) 0xFFFB8004) // (TWI) Master Mode Register
  2335. #define AT91C_TWI_CWGR (AT91_CAST(AT91_REG *) 0xFFFB8010) // (TWI) Clock Waveform Generator Register
  2336. #define AT91C_TWI_RHR (AT91_CAST(AT91_REG *) 0xFFFB8030) // (TWI) Receive Holding Register
  2337. // ========== Register definition for PWMC_CH3 peripheral ==========
  2338. #define AT91C_PWMC_CH3_CUPDR (AT91_CAST(AT91_REG *) 0xFFFCC270) // (PWMC_CH3) Channel Update Register
  2339. #define AT91C_PWMC_CH3_Reserved (AT91_CAST(AT91_REG *) 0xFFFCC274) // (PWMC_CH3) Reserved
  2340. #define AT91C_PWMC_CH3_CPRDR (AT91_CAST(AT91_REG *) 0xFFFCC268) // (PWMC_CH3) Channel Period Register
  2341. #define AT91C_PWMC_CH3_CDTYR (AT91_CAST(AT91_REG *) 0xFFFCC264) // (PWMC_CH3) Channel Duty Cycle Register
  2342. #define AT91C_PWMC_CH3_CCNTR (AT91_CAST(AT91_REG *) 0xFFFCC26C) // (PWMC_CH3) Channel Counter Register
  2343. #define AT91C_PWMC_CH3_CMR (AT91_CAST(AT91_REG *) 0xFFFCC260) // (PWMC_CH3) Channel Mode Register
  2344. // ========== Register definition for PWMC_CH2 peripheral ==========
  2345. #define AT91C_PWMC_CH2_Reserved (AT91_CAST(AT91_REG *) 0xFFFCC254) // (PWMC_CH2) Reserved
  2346. #define AT91C_PWMC_CH2_CMR (AT91_CAST(AT91_REG *) 0xFFFCC240) // (PWMC_CH2) Channel Mode Register
  2347. #define AT91C_PWMC_CH2_CCNTR (AT91_CAST(AT91_REG *) 0xFFFCC24C) // (PWMC_CH2) Channel Counter Register
  2348. #define AT91C_PWMC_CH2_CPRDR (AT91_CAST(AT91_REG *) 0xFFFCC248) // (PWMC_CH2) Channel Period Register
  2349. #define AT91C_PWMC_CH2_CUPDR (AT91_CAST(AT91_REG *) 0xFFFCC250) // (PWMC_CH2) Channel Update Register
  2350. #define AT91C_PWMC_CH2_CDTYR (AT91_CAST(AT91_REG *) 0xFFFCC244) // (PWMC_CH2) Channel Duty Cycle Register
  2351. // ========== Register definition for PWMC_CH1 peripheral ==========
  2352. #define AT91C_PWMC_CH1_Reserved (AT91_CAST(AT91_REG *) 0xFFFCC234) // (PWMC_CH1) Reserved
  2353. #define AT91C_PWMC_CH1_CUPDR (AT91_CAST(AT91_REG *) 0xFFFCC230) // (PWMC_CH1) Channel Update Register
  2354. #define AT91C_PWMC_CH1_CPRDR (AT91_CAST(AT91_REG *) 0xFFFCC228) // (PWMC_CH1) Channel Period Register
  2355. #define AT91C_PWMC_CH1_CCNTR (AT91_CAST(AT91_REG *) 0xFFFCC22C) // (PWMC_CH1) Channel Counter Register
  2356. #define AT91C_PWMC_CH1_CDTYR (AT91_CAST(AT91_REG *) 0xFFFCC224) // (PWMC_CH1) Channel Duty Cycle Register
  2357. #define AT91C_PWMC_CH1_CMR (AT91_CAST(AT91_REG *) 0xFFFCC220) // (PWMC_CH1) Channel Mode Register
  2358. // ========== Register definition for PWMC_CH0 peripheral ==========
  2359. #define AT91C_PWMC_CH0_Reserved (AT91_CAST(AT91_REG *) 0xFFFCC214) // (PWMC_CH0) Reserved
  2360. #define AT91C_PWMC_CH0_CPRDR (AT91_CAST(AT91_REG *) 0xFFFCC208) // (PWMC_CH0) Channel Period Register
  2361. #define AT91C_PWMC_CH0_CDTYR (AT91_CAST(AT91_REG *) 0xFFFCC204) // (PWMC_CH0) Channel Duty Cycle Register
  2362. #define AT91C_PWMC_CH0_CMR (AT91_CAST(AT91_REG *) 0xFFFCC200) // (PWMC_CH0) Channel Mode Register
  2363. #define AT91C_PWMC_CH0_CUPDR (AT91_CAST(AT91_REG *) 0xFFFCC210) // (PWMC_CH0) Channel Update Register
  2364. #define AT91C_PWMC_CH0_CCNTR (AT91_CAST(AT91_REG *) 0xFFFCC20C) // (PWMC_CH0) Channel Counter Register
  2365. // ========== Register definition for PWMC peripheral ==========
  2366. #define AT91C_PWMC_IDR (AT91_CAST(AT91_REG *) 0xFFFCC014) // (PWMC) PWMC Interrupt Disable Register
  2367. #define AT91C_PWMC_DIS (AT91_CAST(AT91_REG *) 0xFFFCC008) // (PWMC) PWMC Disable Register
  2368. #define AT91C_PWMC_IER (AT91_CAST(AT91_REG *) 0xFFFCC010) // (PWMC) PWMC Interrupt Enable Register
  2369. #define AT91C_PWMC_VR (AT91_CAST(AT91_REG *) 0xFFFCC0FC) // (PWMC) PWMC Version Register
  2370. #define AT91C_PWMC_ISR (AT91_CAST(AT91_REG *) 0xFFFCC01C) // (PWMC) PWMC Interrupt Status Register
  2371. #define AT91C_PWMC_SR (AT91_CAST(AT91_REG *) 0xFFFCC00C) // (PWMC) PWMC Status Register
  2372. #define AT91C_PWMC_IMR (AT91_CAST(AT91_REG *) 0xFFFCC018) // (PWMC) PWMC Interrupt Mask Register
  2373. #define AT91C_PWMC_MR (AT91_CAST(AT91_REG *) 0xFFFCC000) // (PWMC) PWMC Mode Register
  2374. #define AT91C_PWMC_ENA (AT91_CAST(AT91_REG *) 0xFFFCC004) // (PWMC) PWMC Enable Register
  2375. // ========== Register definition for UDP peripheral ==========
  2376. #define AT91C_UDP_IMR (AT91_CAST(AT91_REG *) 0xFFFB0018) // (UDP) Interrupt Mask Register
  2377. #define AT91C_UDP_FADDR (AT91_CAST(AT91_REG *) 0xFFFB0008) // (UDP) Function Address Register
  2378. #define AT91C_UDP_NUM (AT91_CAST(AT91_REG *) 0xFFFB0000) // (UDP) Frame Number Register
  2379. #define AT91C_UDP_FDR (AT91_CAST(AT91_REG *) 0xFFFB0050) // (UDP) Endpoint FIFO Data Register
  2380. #define AT91C_UDP_ISR (AT91_CAST(AT91_REG *) 0xFFFB001C) // (UDP) Interrupt Status Register
  2381. #define AT91C_UDP_CSR (AT91_CAST(AT91_REG *) 0xFFFB0030) // (UDP) Endpoint Control and Status Register
  2382. #define AT91C_UDP_IDR (AT91_CAST(AT91_REG *) 0xFFFB0014) // (UDP) Interrupt Disable Register
  2383. #define AT91C_UDP_ICR (AT91_CAST(AT91_REG *) 0xFFFB0020) // (UDP) Interrupt Clear Register
  2384. #define AT91C_UDP_RSTEP (AT91_CAST(AT91_REG *) 0xFFFB0028) // (UDP) Reset Endpoint Register
  2385. #define AT91C_UDP_TXVC (AT91_CAST(AT91_REG *) 0xFFFB0074) // (UDP) Transceiver Control Register
  2386. #define AT91C_UDP_GLBSTATE (AT91_CAST(AT91_REG *) 0xFFFB0004) // (UDP) Global State Register
  2387. #define AT91C_UDP_IER (AT91_CAST(AT91_REG *) 0xFFFB0010) // (UDP) Interrupt Enable Register
  2388. // ========== Register definition for TC0 peripheral ==========
  2389. #define AT91C_TC0_SR (AT91_CAST(AT91_REG *) 0xFFFA0020) // (TC0) Status Register
  2390. #define AT91C_TC0_RC (AT91_CAST(AT91_REG *) 0xFFFA001C) // (TC0) Register C
  2391. #define AT91C_TC0_RB (AT91_CAST(AT91_REG *) 0xFFFA0018) // (TC0) Register B
  2392. #define AT91C_TC0_CCR (AT91_CAST(AT91_REG *) 0xFFFA0000) // (TC0) Channel Control Register
  2393. #define AT91C_TC0_CMR (AT91_CAST(AT91_REG *) 0xFFFA0004) // (TC0) Channel Mode Register (Capture Mode / Waveform Mode)
  2394. #define AT91C_TC0_IER (AT91_CAST(AT91_REG *) 0xFFFA0024) // (TC0) Interrupt Enable Register
  2395. #define AT91C_TC0_RA (AT91_CAST(AT91_REG *) 0xFFFA0014) // (TC0) Register A
  2396. #define AT91C_TC0_IDR (AT91_CAST(AT91_REG *) 0xFFFA0028) // (TC0) Interrupt Disable Register
  2397. #define AT91C_TC0_CV (AT91_CAST(AT91_REG *) 0xFFFA0010) // (TC0) Counter Value
  2398. #define AT91C_TC0_IMR (AT91_CAST(AT91_REG *) 0xFFFA002C) // (TC0) Interrupt Mask Register
  2399. // ========== Register definition for TC1 peripheral ==========
  2400. #define AT91C_TC1_RB (AT91_CAST(AT91_REG *) 0xFFFA0058) // (TC1) Register B
  2401. #define AT91C_TC1_CCR (AT91_CAST(AT91_REG *) 0xFFFA0040) // (TC1) Channel Control Register
  2402. #define AT91C_TC1_IER (AT91_CAST(AT91_REG *) 0xFFFA0064) // (TC1) Interrupt Enable Register
  2403. #define AT91C_TC1_IDR (AT91_CAST(AT91_REG *) 0xFFFA0068) // (TC1) Interrupt Disable Register
  2404. #define AT91C_TC1_SR (AT91_CAST(AT91_REG *) 0xFFFA0060) // (TC1) Status Register
  2405. #define AT91C_TC1_CMR (AT91_CAST(AT91_REG *) 0xFFFA0044) // (TC1) Channel Mode Register (Capture Mode / Waveform Mode)
  2406. #define AT91C_TC1_RA (AT91_CAST(AT91_REG *) 0xFFFA0054) // (TC1) Register A
  2407. #define AT91C_TC1_RC (AT91_CAST(AT91_REG *) 0xFFFA005C) // (TC1) Register C
  2408. #define AT91C_TC1_IMR (AT91_CAST(AT91_REG *) 0xFFFA006C) // (TC1) Interrupt Mask Register
  2409. #define AT91C_TC1_CV (AT91_CAST(AT91_REG *) 0xFFFA0050) // (TC1) Counter Value
  2410. // ========== Register definition for TC2 peripheral ==========
  2411. #define AT91C_TC2_CMR (AT91_CAST(AT91_REG *) 0xFFFA0084) // (TC2) Channel Mode Register (Capture Mode / Waveform Mode)
  2412. #define AT91C_TC2_CCR (AT91_CAST(AT91_REG *) 0xFFFA0080) // (TC2) Channel Control Register
  2413. #define AT91C_TC2_CV (AT91_CAST(AT91_REG *) 0xFFFA0090) // (TC2) Counter Value
  2414. #define AT91C_TC2_RA (AT91_CAST(AT91_REG *) 0xFFFA0094) // (TC2) Register A
  2415. #define AT91C_TC2_RB (AT91_CAST(AT91_REG *) 0xFFFA0098) // (TC2) Register B
  2416. #define AT91C_TC2_IDR (AT91_CAST(AT91_REG *) 0xFFFA00A8) // (TC2) Interrupt Disable Register
  2417. #define AT91C_TC2_IMR (AT91_CAST(AT91_REG *) 0xFFFA00AC) // (TC2) Interrupt Mask Register
  2418. #define AT91C_TC2_RC (AT91_CAST(AT91_REG *) 0xFFFA009C) // (TC2) Register C
  2419. #define AT91C_TC2_IER (AT91_CAST(AT91_REG *) 0xFFFA00A4) // (TC2) Interrupt Enable Register
  2420. #define AT91C_TC2_SR (AT91_CAST(AT91_REG *) 0xFFFA00A0) // (TC2) Status Register
  2421. // ========== Register definition for TCB peripheral ==========
  2422. #define AT91C_TCB_BMR (AT91_CAST(AT91_REG *) 0xFFFA00C4) // (TCB) TC Block Mode Register
  2423. #define AT91C_TCB_BCR (AT91_CAST(AT91_REG *) 0xFFFA00C0) // (TCB) TC Block Control Register
  2424. // ========== Register definition for CAN_MB0 peripheral ==========
  2425. #define AT91C_CAN_MB0_MDL (AT91_CAST(AT91_REG *) 0xFFFD0214) // (CAN_MB0) MailBox Data Low Register
  2426. #define AT91C_CAN_MB0_MAM (AT91_CAST(AT91_REG *) 0xFFFD0204) // (CAN_MB0) MailBox Acceptance Mask Register
  2427. #define AT91C_CAN_MB0_MCR (AT91_CAST(AT91_REG *) 0xFFFD021C) // (CAN_MB0) MailBox Control Register
  2428. #define AT91C_CAN_MB0_MID (AT91_CAST(AT91_REG *) 0xFFFD0208) // (CAN_MB0) MailBox ID Register
  2429. #define AT91C_CAN_MB0_MSR (AT91_CAST(AT91_REG *) 0xFFFD0210) // (CAN_MB0) MailBox Status Register
  2430. #define AT91C_CAN_MB0_MFID (AT91_CAST(AT91_REG *) 0xFFFD020C) // (CAN_MB0) MailBox Family ID Register
  2431. #define AT91C_CAN_MB0_MDH (AT91_CAST(AT91_REG *) 0xFFFD0218) // (CAN_MB0) MailBox Data High Register
  2432. #define AT91C_CAN_MB0_MMR (AT91_CAST(AT91_REG *) 0xFFFD0200) // (CAN_MB0) MailBox Mode Register
  2433. // ========== Register definition for CAN_MB1 peripheral ==========
  2434. #define AT91C_CAN_MB1_MDL (AT91_CAST(AT91_REG *) 0xFFFD0234) // (CAN_MB1) MailBox Data Low Register
  2435. #define AT91C_CAN_MB1_MID (AT91_CAST(AT91_REG *) 0xFFFD0228) // (CAN_MB1) MailBox ID Register
  2436. #define AT91C_CAN_MB1_MMR (AT91_CAST(AT91_REG *) 0xFFFD0220) // (CAN_MB1) MailBox Mode Register
  2437. #define AT91C_CAN_MB1_MSR (AT91_CAST(AT91_REG *) 0xFFFD0230) // (CAN_MB1) MailBox Status Register
  2438. #define AT91C_CAN_MB1_MAM (AT91_CAST(AT91_REG *) 0xFFFD0224) // (CAN_MB1) MailBox Acceptance Mask Register
  2439. #define AT91C_CAN_MB1_MDH (AT91_CAST(AT91_REG *) 0xFFFD0238) // (CAN_MB1) MailBox Data High Register
  2440. #define AT91C_CAN_MB1_MCR (AT91_CAST(AT91_REG *) 0xFFFD023C) // (CAN_MB1) MailBox Control Register
  2441. #define AT91C_CAN_MB1_MFID (AT91_CAST(AT91_REG *) 0xFFFD022C) // (CAN_MB1) MailBox Family ID Register
  2442. // ========== Register definition for CAN_MB2 peripheral ==========
  2443. #define AT91C_CAN_MB2_MCR (AT91_CAST(AT91_REG *) 0xFFFD025C) // (CAN_MB2) MailBox Control Register
  2444. #define AT91C_CAN_MB2_MDH (AT91_CAST(AT91_REG *) 0xFFFD0258) // (CAN_MB2) MailBox Data High Register
  2445. #define AT91C_CAN_MB2_MID (AT91_CAST(AT91_REG *) 0xFFFD0248) // (CAN_MB2) MailBox ID Register
  2446. #define AT91C_CAN_MB2_MDL (AT91_CAST(AT91_REG *) 0xFFFD0254) // (CAN_MB2) MailBox Data Low Register
  2447. #define AT91C_CAN_MB2_MMR (AT91_CAST(AT91_REG *) 0xFFFD0240) // (CAN_MB2) MailBox Mode Register
  2448. #define AT91C_CAN_MB2_MAM (AT91_CAST(AT91_REG *) 0xFFFD0244) // (CAN_MB2) MailBox Acceptance Mask Register
  2449. #define AT91C_CAN_MB2_MFID (AT91_CAST(AT91_REG *) 0xFFFD024C) // (CAN_MB2) MailBox Family ID Register
  2450. #define AT91C_CAN_MB2_MSR (AT91_CAST(AT91_REG *) 0xFFFD0250) // (CAN_MB2) MailBox Status Register
  2451. // ========== Register definition for CAN_MB3 peripheral ==========
  2452. #define AT91C_CAN_MB3_MFID (AT91_CAST(AT91_REG *) 0xFFFD026C) // (CAN_MB3) MailBox Family ID Register
  2453. #define AT91C_CAN_MB3_MAM (AT91_CAST(AT91_REG *) 0xFFFD0264) // (CAN_MB3) MailBox Acceptance Mask Register
  2454. #define AT91C_CAN_MB3_MID (AT91_CAST(AT91_REG *) 0xFFFD0268) // (CAN_MB3) MailBox ID Register
  2455. #define AT91C_CAN_MB3_MCR (AT91_CAST(AT91_REG *) 0xFFFD027C) // (CAN_MB3) MailBox Control Register
  2456. #define AT91C_CAN_MB3_MMR (AT91_CAST(AT91_REG *) 0xFFFD0260) // (CAN_MB3) MailBox Mode Register
  2457. #define AT91C_CAN_MB3_MSR (AT91_CAST(AT91_REG *) 0xFFFD0270) // (CAN_MB3) MailBox Status Register
  2458. #define AT91C_CAN_MB3_MDL (AT91_CAST(AT91_REG *) 0xFFFD0274) // (CAN_MB3) MailBox Data Low Register
  2459. #define AT91C_CAN_MB3_MDH (AT91_CAST(AT91_REG *) 0xFFFD0278) // (CAN_MB3) MailBox Data High Register
  2460. // ========== Register definition for CAN_MB4 peripheral ==========
  2461. #define AT91C_CAN_MB4_MID (AT91_CAST(AT91_REG *) 0xFFFD0288) // (CAN_MB4) MailBox ID Register
  2462. #define AT91C_CAN_MB4_MMR (AT91_CAST(AT91_REG *) 0xFFFD0280) // (CAN_MB4) MailBox Mode Register
  2463. #define AT91C_CAN_MB4_MDH (AT91_CAST(AT91_REG *) 0xFFFD0298) // (CAN_MB4) MailBox Data High Register
  2464. #define AT91C_CAN_MB4_MFID (AT91_CAST(AT91_REG *) 0xFFFD028C) // (CAN_MB4) MailBox Family ID Register
  2465. #define AT91C_CAN_MB4_MSR (AT91_CAST(AT91_REG *) 0xFFFD0290) // (CAN_MB4) MailBox Status Register
  2466. #define AT91C_CAN_MB4_MCR (AT91_CAST(AT91_REG *) 0xFFFD029C) // (CAN_MB4) MailBox Control Register
  2467. #define AT91C_CAN_MB4_MDL (AT91_CAST(AT91_REG *) 0xFFFD0294) // (CAN_MB4) MailBox Data Low Register
  2468. #define AT91C_CAN_MB4_MAM (AT91_CAST(AT91_REG *) 0xFFFD0284) // (CAN_MB4) MailBox Acceptance Mask Register
  2469. // ========== Register definition for CAN_MB5 peripheral ==========
  2470. #define AT91C_CAN_MB5_MSR (AT91_CAST(AT91_REG *) 0xFFFD02B0) // (CAN_MB5) MailBox Status Register
  2471. #define AT91C_CAN_MB5_MCR (AT91_CAST(AT91_REG *) 0xFFFD02BC) // (CAN_MB5) MailBox Control Register
  2472. #define AT91C_CAN_MB5_MFID (AT91_CAST(AT91_REG *) 0xFFFD02AC) // (CAN_MB5) MailBox Family ID Register
  2473. #define AT91C_CAN_MB5_MDH (AT91_CAST(AT91_REG *) 0xFFFD02B8) // (CAN_MB5) MailBox Data High Register
  2474. #define AT91C_CAN_MB5_MID (AT91_CAST(AT91_REG *) 0xFFFD02A8) // (CAN_MB5) MailBox ID Register
  2475. #define AT91C_CAN_MB5_MMR (AT91_CAST(AT91_REG *) 0xFFFD02A0) // (CAN_MB5) MailBox Mode Register
  2476. #define AT91C_CAN_MB5_MDL (AT91_CAST(AT91_REG *) 0xFFFD02B4) // (CAN_MB5) MailBox Data Low Register
  2477. #define AT91C_CAN_MB5_MAM (AT91_CAST(AT91_REG *) 0xFFFD02A4) // (CAN_MB5) MailBox Acceptance Mask Register
  2478. // ========== Register definition for CAN_MB6 peripheral ==========
  2479. #define AT91C_CAN_MB6_MFID (AT91_CAST(AT91_REG *) 0xFFFD02CC) // (CAN_MB6) MailBox Family ID Register
  2480. #define AT91C_CAN_MB6_MID (AT91_CAST(AT91_REG *) 0xFFFD02C8) // (CAN_MB6) MailBox ID Register
  2481. #define AT91C_CAN_MB6_MAM (AT91_CAST(AT91_REG *) 0xFFFD02C4) // (CAN_MB6) MailBox Acceptance Mask Register
  2482. #define AT91C_CAN_MB6_MSR (AT91_CAST(AT91_REG *) 0xFFFD02D0) // (CAN_MB6) MailBox Status Register
  2483. #define AT91C_CAN_MB6_MDL (AT91_CAST(AT91_REG *) 0xFFFD02D4) // (CAN_MB6) MailBox Data Low Register
  2484. #define AT91C_CAN_MB6_MCR (AT91_CAST(AT91_REG *) 0xFFFD02DC) // (CAN_MB6) MailBox Control Register
  2485. #define AT91C_CAN_MB6_MDH (AT91_CAST(AT91_REG *) 0xFFFD02D8) // (CAN_MB6) MailBox Data High Register
  2486. #define AT91C_CAN_MB6_MMR (AT91_CAST(AT91_REG *) 0xFFFD02C0) // (CAN_MB6) MailBox Mode Register
  2487. // ========== Register definition for CAN_MB7 peripheral ==========
  2488. #define AT91C_CAN_MB7_MCR (AT91_CAST(AT91_REG *) 0xFFFD02FC) // (CAN_MB7) MailBox Control Register
  2489. #define AT91C_CAN_MB7_MDH (AT91_CAST(AT91_REG *) 0xFFFD02F8) // (CAN_MB7) MailBox Data High Register
  2490. #define AT91C_CAN_MB7_MFID (AT91_CAST(AT91_REG *) 0xFFFD02EC) // (CAN_MB7) MailBox Family ID Register
  2491. #define AT91C_CAN_MB7_MDL (AT91_CAST(AT91_REG *) 0xFFFD02F4) // (CAN_MB7) MailBox Data Low Register
  2492. #define AT91C_CAN_MB7_MID (AT91_CAST(AT91_REG *) 0xFFFD02E8) // (CAN_MB7) MailBox ID Register
  2493. #define AT91C_CAN_MB7_MMR (AT91_CAST(AT91_REG *) 0xFFFD02E0) // (CAN_MB7) MailBox Mode Register
  2494. #define AT91C_CAN_MB7_MAM (AT91_CAST(AT91_REG *) 0xFFFD02E4) // (CAN_MB7) MailBox Acceptance Mask Register
  2495. #define AT91C_CAN_MB7_MSR (AT91_CAST(AT91_REG *) 0xFFFD02F0) // (CAN_MB7) MailBox Status Register
  2496. // ========== Register definition for CAN peripheral ==========
  2497. #define AT91C_CAN_TCR (AT91_CAST(AT91_REG *) 0xFFFD0024) // (CAN) Transfer Command Register
  2498. #define AT91C_CAN_IMR (AT91_CAST(AT91_REG *) 0xFFFD000C) // (CAN) Interrupt Mask Register
  2499. #define AT91C_CAN_IER (AT91_CAST(AT91_REG *) 0xFFFD0004) // (CAN) Interrupt Enable Register
  2500. #define AT91C_CAN_ECR (AT91_CAST(AT91_REG *) 0xFFFD0020) // (CAN) Error Counter Register
  2501. #define AT91C_CAN_TIMESTP (AT91_CAST(AT91_REG *) 0xFFFD001C) // (CAN) Time Stamp Register
  2502. #define AT91C_CAN_MR (AT91_CAST(AT91_REG *) 0xFFFD0000) // (CAN) Mode Register
  2503. #define AT91C_CAN_IDR (AT91_CAST(AT91_REG *) 0xFFFD0008) // (CAN) Interrupt Disable Register
  2504. #define AT91C_CAN_ACR (AT91_CAST(AT91_REG *) 0xFFFD0028) // (CAN) Abort Command Register
  2505. #define AT91C_CAN_TIM (AT91_CAST(AT91_REG *) 0xFFFD0018) // (CAN) Timer Register
  2506. #define AT91C_CAN_SR (AT91_CAST(AT91_REG *) 0xFFFD0010) // (CAN) Status Register
  2507. #define AT91C_CAN_BR (AT91_CAST(AT91_REG *) 0xFFFD0014) // (CAN) Baudrate Register
  2508. #define AT91C_CAN_VR (AT91_CAST(AT91_REG *) 0xFFFD00FC) // (CAN) Version Register
  2509. // ========== Register definition for EMAC peripheral ==========
  2510. #define AT91C_EMAC_ISR (AT91_CAST(AT91_REG *) 0xFFFDC024) // (EMAC) Interrupt Status Register
  2511. #define AT91C_EMAC_SA4H (AT91_CAST(AT91_REG *) 0xFFFDC0B4) // (EMAC) Specific Address 4 Top, Last 2 bytes
  2512. #define AT91C_EMAC_SA1L (AT91_CAST(AT91_REG *) 0xFFFDC098) // (EMAC) Specific Address 1 Bottom, First 4 bytes
  2513. #define AT91C_EMAC_ELE (AT91_CAST(AT91_REG *) 0xFFFDC078) // (EMAC) Excessive Length Errors Register
  2514. #define AT91C_EMAC_LCOL (AT91_CAST(AT91_REG *) 0xFFFDC05C) // (EMAC) Late Collision Register
  2515. #define AT91C_EMAC_RLE (AT91_CAST(AT91_REG *) 0xFFFDC088) // (EMAC) Receive Length Field Mismatch Register
  2516. #define AT91C_EMAC_WOL (AT91_CAST(AT91_REG *) 0xFFFDC0C4) // (EMAC) Wake On LAN Register
  2517. #define AT91C_EMAC_DTF (AT91_CAST(AT91_REG *) 0xFFFDC058) // (EMAC) Deferred Transmission Frame Register
  2518. #define AT91C_EMAC_TUND (AT91_CAST(AT91_REG *) 0xFFFDC064) // (EMAC) Transmit Underrun Error Register
  2519. #define AT91C_EMAC_NCR (AT91_CAST(AT91_REG *) 0xFFFDC000) // (EMAC) Network Control Register
  2520. #define AT91C_EMAC_SA4L (AT91_CAST(AT91_REG *) 0xFFFDC0B0) // (EMAC) Specific Address 4 Bottom, First 4 bytes
  2521. #define AT91C_EMAC_RSR (AT91_CAST(AT91_REG *) 0xFFFDC020) // (EMAC) Receive Status Register
  2522. #define AT91C_EMAC_SA3L (AT91_CAST(AT91_REG *) 0xFFFDC0A8) // (EMAC) Specific Address 3 Bottom, First 4 bytes
  2523. #define AT91C_EMAC_TSR (AT91_CAST(AT91_REG *) 0xFFFDC014) // (EMAC) Transmit Status Register
  2524. #define AT91C_EMAC_IDR (AT91_CAST(AT91_REG *) 0xFFFDC02C) // (EMAC) Interrupt Disable Register
  2525. #define AT91C_EMAC_RSE (AT91_CAST(AT91_REG *) 0xFFFDC074) // (EMAC) Receive Symbol Errors Register
  2526. #define AT91C_EMAC_ECOL (AT91_CAST(AT91_REG *) 0xFFFDC060) // (EMAC) Excessive Collision Register
  2527. #define AT91C_EMAC_TID (AT91_CAST(AT91_REG *) 0xFFFDC0B8) // (EMAC) Type ID Checking Register
  2528. #define AT91C_EMAC_HRB (AT91_CAST(AT91_REG *) 0xFFFDC090) // (EMAC) Hash Address Bottom[31:0]
  2529. #define AT91C_EMAC_TBQP (AT91_CAST(AT91_REG *) 0xFFFDC01C) // (EMAC) Transmit Buffer Queue Pointer
  2530. #define AT91C_EMAC_USRIO (AT91_CAST(AT91_REG *) 0xFFFDC0C0) // (EMAC) USER Input/Output Register
  2531. #define AT91C_EMAC_PTR (AT91_CAST(AT91_REG *) 0xFFFDC038) // (EMAC) Pause Time Register
  2532. #define AT91C_EMAC_SA2H (AT91_CAST(AT91_REG *) 0xFFFDC0A4) // (EMAC) Specific Address 2 Top, Last 2 bytes
  2533. #define AT91C_EMAC_ROV (AT91_CAST(AT91_REG *) 0xFFFDC070) // (EMAC) Receive Overrun Errors Register
  2534. #define AT91C_EMAC_ALE (AT91_CAST(AT91_REG *) 0xFFFDC054) // (EMAC) Alignment Error Register
  2535. #define AT91C_EMAC_RJA (AT91_CAST(AT91_REG *) 0xFFFDC07C) // (EMAC) Receive Jabbers Register
  2536. #define AT91C_EMAC_RBQP (AT91_CAST(AT91_REG *) 0xFFFDC018) // (EMAC) Receive Buffer Queue Pointer
  2537. #define AT91C_EMAC_TPF (AT91_CAST(AT91_REG *) 0xFFFDC08C) // (EMAC) Transmitted Pause Frames Register
  2538. #define AT91C_EMAC_NCFGR (AT91_CAST(AT91_REG *) 0xFFFDC004) // (EMAC) Network Configuration Register
  2539. #define AT91C_EMAC_HRT (AT91_CAST(AT91_REG *) 0xFFFDC094) // (EMAC) Hash Address Top[63:32]
  2540. #define AT91C_EMAC_USF (AT91_CAST(AT91_REG *) 0xFFFDC080) // (EMAC) Undersize Frames Register
  2541. #define AT91C_EMAC_FCSE (AT91_CAST(AT91_REG *) 0xFFFDC050) // (EMAC) Frame Check Sequence Error Register
  2542. #define AT91C_EMAC_TPQ (AT91_CAST(AT91_REG *) 0xFFFDC0BC) // (EMAC) Transmit Pause Quantum Register
  2543. #define AT91C_EMAC_MAN (AT91_CAST(AT91_REG *) 0xFFFDC034) // (EMAC) PHY Maintenance Register
  2544. #define AT91C_EMAC_FTO (AT91_CAST(AT91_REG *) 0xFFFDC040) // (EMAC) Frames Transmitted OK Register
  2545. #define AT91C_EMAC_REV (AT91_CAST(AT91_REG *) 0xFFFDC0FC) // (EMAC) Revision Register
  2546. #define AT91C_EMAC_IMR (AT91_CAST(AT91_REG *) 0xFFFDC030) // (EMAC) Interrupt Mask Register
  2547. #define AT91C_EMAC_SCF (AT91_CAST(AT91_REG *) 0xFFFDC044) // (EMAC) Single Collision Frame Register
  2548. #define AT91C_EMAC_PFR (AT91_CAST(AT91_REG *) 0xFFFDC03C) // (EMAC) Pause Frames received Register
  2549. #define AT91C_EMAC_MCF (AT91_CAST(AT91_REG *) 0xFFFDC048) // (EMAC) Multiple Collision Frame Register
  2550. #define AT91C_EMAC_NSR (AT91_CAST(AT91_REG *) 0xFFFDC008) // (EMAC) Network Status Register
  2551. #define AT91C_EMAC_SA2L (AT91_CAST(AT91_REG *) 0xFFFDC0A0) // (EMAC) Specific Address 2 Bottom, First 4 bytes
  2552. #define AT91C_EMAC_FRO (AT91_CAST(AT91_REG *) 0xFFFDC04C) // (EMAC) Frames Received OK Register
  2553. #define AT91C_EMAC_IER (AT91_CAST(AT91_REG *) 0xFFFDC028) // (EMAC) Interrupt Enable Register
  2554. #define AT91C_EMAC_SA1H (AT91_CAST(AT91_REG *) 0xFFFDC09C) // (EMAC) Specific Address 1 Top, Last 2 bytes
  2555. #define AT91C_EMAC_CSE (AT91_CAST(AT91_REG *) 0xFFFDC068) // (EMAC) Carrier Sense Error Register
  2556. #define AT91C_EMAC_SA3H (AT91_CAST(AT91_REG *) 0xFFFDC0AC) // (EMAC) Specific Address 3 Top, Last 2 bytes
  2557. #define AT91C_EMAC_RRE (AT91_CAST(AT91_REG *) 0xFFFDC06C) // (EMAC) Receive Ressource Error Register
  2558. #define AT91C_EMAC_STE (AT91_CAST(AT91_REG *) 0xFFFDC084) // (EMAC) SQE Test Error Register
  2559. // ========== Register definition for PDC_ADC peripheral ==========
  2560. #define AT91C_ADC_PTSR (AT91_CAST(AT91_REG *) 0xFFFD8124) // (PDC_ADC) PDC Transfer Status Register
  2561. #define AT91C_ADC_PTCR (AT91_CAST(AT91_REG *) 0xFFFD8120) // (PDC_ADC) PDC Transfer Control Register
  2562. #define AT91C_ADC_TNPR (AT91_CAST(AT91_REG *) 0xFFFD8118) // (PDC_ADC) Transmit Next Pointer Register
  2563. #define AT91C_ADC_TNCR (AT91_CAST(AT91_REG *) 0xFFFD811C) // (PDC_ADC) Transmit Next Counter Register
  2564. #define AT91C_ADC_RNPR (AT91_CAST(AT91_REG *) 0xFFFD8110) // (PDC_ADC) Receive Next Pointer Register
  2565. #define AT91C_ADC_RNCR (AT91_CAST(AT91_REG *) 0xFFFD8114) // (PDC_ADC) Receive Next Counter Register
  2566. #define AT91C_ADC_RPR (AT91_CAST(AT91_REG *) 0xFFFD8100) // (PDC_ADC) Receive Pointer Register
  2567. #define AT91C_ADC_TCR (AT91_CAST(AT91_REG *) 0xFFFD810C) // (PDC_ADC) Transmit Counter Register
  2568. #define AT91C_ADC_TPR (AT91_CAST(AT91_REG *) 0xFFFD8108) // (PDC_ADC) Transmit Pointer Register
  2569. #define AT91C_ADC_RCR (AT91_CAST(AT91_REG *) 0xFFFD8104) // (PDC_ADC) Receive Counter Register
  2570. // ========== Register definition for ADC peripheral ==========
  2571. #define AT91C_ADC_CDR2 (AT91_CAST(AT91_REG *) 0xFFFD8038) // (ADC) ADC Channel Data Register 2
  2572. #define AT91C_ADC_CDR3 (AT91_CAST(AT91_REG *) 0xFFFD803C) // (ADC) ADC Channel Data Register 3
  2573. #define AT91C_ADC_CDR0 (AT91_CAST(AT91_REG *) 0xFFFD8030) // (ADC) ADC Channel Data Register 0
  2574. #define AT91C_ADC_CDR5 (AT91_CAST(AT91_REG *) 0xFFFD8044) // (ADC) ADC Channel Data Register 5
  2575. #define AT91C_ADC_CHDR (AT91_CAST(AT91_REG *) 0xFFFD8014) // (ADC) ADC Channel Disable Register
  2576. #define AT91C_ADC_SR (AT91_CAST(AT91_REG *) 0xFFFD801C) // (ADC) ADC Status Register
  2577. #define AT91C_ADC_CDR4 (AT91_CAST(AT91_REG *) 0xFFFD8040) // (ADC) ADC Channel Data Register 4
  2578. #define AT91C_ADC_CDR1 (AT91_CAST(AT91_REG *) 0xFFFD8034) // (ADC) ADC Channel Data Register 1
  2579. #define AT91C_ADC_LCDR (AT91_CAST(AT91_REG *) 0xFFFD8020) // (ADC) ADC Last Converted Data Register
  2580. #define AT91C_ADC_IDR (AT91_CAST(AT91_REG *) 0xFFFD8028) // (ADC) ADC Interrupt Disable Register
  2581. #define AT91C_ADC_CR (AT91_CAST(AT91_REG *) 0xFFFD8000) // (ADC) ADC Control Register
  2582. #define AT91C_ADC_CDR7 (AT91_CAST(AT91_REG *) 0xFFFD804C) // (ADC) ADC Channel Data Register 7
  2583. #define AT91C_ADC_CDR6 (AT91_CAST(AT91_REG *) 0xFFFD8048) // (ADC) ADC Channel Data Register 6
  2584. #define AT91C_ADC_IER (AT91_CAST(AT91_REG *) 0xFFFD8024) // (ADC) ADC Interrupt Enable Register
  2585. #define AT91C_ADC_CHER (AT91_CAST(AT91_REG *) 0xFFFD8010) // (ADC) ADC Channel Enable Register
  2586. #define AT91C_ADC_CHSR (AT91_CAST(AT91_REG *) 0xFFFD8018) // (ADC) ADC Channel Status Register
  2587. #define AT91C_ADC_MR (AT91_CAST(AT91_REG *) 0xFFFD8004) // (ADC) ADC Mode Register
  2588. #define AT91C_ADC_IMR (AT91_CAST(AT91_REG *) 0xFFFD802C) // (ADC) ADC Interrupt Mask Register
  2589. // *****************************************************************************
  2590. // PIO DEFINITIONS FOR AT91SAM7X256
  2591. // *****************************************************************************
  2592. #define AT91C_PIO_PA0 (1 << 0) // Pin Controlled by PA0
  2593. #define AT91C_PA0_RXD0 (AT91C_PIO_PA0) // USART 0 Receive Data
  2594. #define AT91C_PIO_PA1 (1 << 1) // Pin Controlled by PA1
  2595. #define AT91C_PA1_TXD0 (AT91C_PIO_PA1) // USART 0 Transmit Data
  2596. #define AT91C_PIO_PA10 (1 << 10) // Pin Controlled by PA10
  2597. #define AT91C_PA10_TWD (AT91C_PIO_PA10) // TWI Two-wire Serial Data
  2598. #define AT91C_PIO_PA11 (1 << 11) // Pin Controlled by PA11
  2599. #define AT91C_PA11_TWCK (AT91C_PIO_PA11) // TWI Two-wire Serial Clock
  2600. #define AT91C_PIO_PA12 (1 << 12) // Pin Controlled by PA12
  2601. #define AT91C_PA12_SPI0_NPCS0 (AT91C_PIO_PA12) // SPI 0 Peripheral Chip Select 0
  2602. #define AT91C_PIO_PA13 (1 << 13) // Pin Controlled by PA13
  2603. #define AT91C_PA13_SPI0_NPCS1 (AT91C_PIO_PA13) // SPI 0 Peripheral Chip Select 1
  2604. #define AT91C_PA13_PCK1 (AT91C_PIO_PA13) // PMC Programmable Clock Output 1
  2605. #define AT91C_PIO_PA14 (1 << 14) // Pin Controlled by PA14
  2606. #define AT91C_PA14_SPI0_NPCS2 (AT91C_PIO_PA14) // SPI 0 Peripheral Chip Select 2
  2607. #define AT91C_PA14_IRQ1 (AT91C_PIO_PA14) // External Interrupt 1
  2608. #define AT91C_PIO_PA15 (1 << 15) // Pin Controlled by PA15
  2609. #define AT91C_PA15_SPI0_NPCS3 (AT91C_PIO_PA15) // SPI 0 Peripheral Chip Select 3
  2610. #define AT91C_PA15_TCLK2 (AT91C_PIO_PA15) // Timer Counter 2 external clock input
  2611. #define AT91C_PIO_PA16 (1 << 16) // Pin Controlled by PA16
  2612. #define AT91C_PA16_SPI0_MISO (AT91C_PIO_PA16) // SPI 0 Master In Slave
  2613. #define AT91C_PIO_PA17 (1 << 17) // Pin Controlled by PA17
  2614. #define AT91C_PA17_SPI0_MOSI (AT91C_PIO_PA17) // SPI 0 Master Out Slave
  2615. #define AT91C_PIO_PA18 (1 << 18) // Pin Controlled by PA18
  2616. #define AT91C_PA18_SPI0_SPCK (AT91C_PIO_PA18) // SPI 0 Serial Clock
  2617. #define AT91C_PIO_PA19 (1 << 19) // Pin Controlled by PA19
  2618. #define AT91C_PA19_CANRX (AT91C_PIO_PA19) // CAN Receive
  2619. #define AT91C_PIO_PA2 (1 << 2) // Pin Controlled by PA2
  2620. #define AT91C_PA2_SCK0 (AT91C_PIO_PA2) // USART 0 Serial Clock
  2621. #define AT91C_PA2_SPI1_NPCS1 (AT91C_PIO_PA2) // SPI 1 Peripheral Chip Select 1
  2622. #define AT91C_PIO_PA20 (1 << 20) // Pin Controlled by PA20
  2623. #define AT91C_PA20_CANTX (AT91C_PIO_PA20) // CAN Transmit
  2624. #define AT91C_PIO_PA21 (1 << 21) // Pin Controlled by PA21
  2625. #define AT91C_PA21_TF (AT91C_PIO_PA21) // SSC Transmit Frame Sync
  2626. #define AT91C_PA21_SPI1_NPCS0 (AT91C_PIO_PA21) // SPI 1 Peripheral Chip Select 0
  2627. #define AT91C_PIO_PA22 (1 << 22) // Pin Controlled by PA22
  2628. #define AT91C_PA22_TK (AT91C_PIO_PA22) // SSC Transmit Clock
  2629. #define AT91C_PA22_SPI1_SPCK (AT91C_PIO_PA22) // SPI 1 Serial Clock
  2630. #define AT91C_PIO_PA23 (1 << 23) // Pin Controlled by PA23
  2631. #define AT91C_PA23_TD (AT91C_PIO_PA23) // SSC Transmit data
  2632. #define AT91C_PA23_SPI1_MOSI (AT91C_PIO_PA23) // SPI 1 Master Out Slave
  2633. #define AT91C_PIO_PA24 (1 << 24) // Pin Controlled by PA24
  2634. #define AT91C_PA24_RD (AT91C_PIO_PA24) // SSC Receive Data
  2635. #define AT91C_PA24_SPI1_MISO (AT91C_PIO_PA24) // SPI 1 Master In Slave
  2636. #define AT91C_PIO_PA25 (1 << 25) // Pin Controlled by PA25
  2637. #define AT91C_PA25_RK (AT91C_PIO_PA25) // SSC Receive Clock
  2638. #define AT91C_PA25_SPI1_NPCS1 (AT91C_PIO_PA25) // SPI 1 Peripheral Chip Select 1
  2639. #define AT91C_PIO_PA26 (1 << 26) // Pin Controlled by PA26
  2640. #define AT91C_PA26_RF (AT91C_PIO_PA26) // SSC Receive Frame Sync
  2641. #define AT91C_PA26_SPI1_NPCS2 (AT91C_PIO_PA26) // SPI 1 Peripheral Chip Select 2
  2642. #define AT91C_PIO_PA27 (1 << 27) // Pin Controlled by PA27
  2643. #define AT91C_PA27_DRXD (AT91C_PIO_PA27) // DBGU Debug Receive Data
  2644. #define AT91C_PA27_PCK3 (AT91C_PIO_PA27) // PMC Programmable Clock Output 3
  2645. #define AT91C_PIO_PA28 (1 << 28) // Pin Controlled by PA28
  2646. #define AT91C_PA28_DTXD (AT91C_PIO_PA28) // DBGU Debug Transmit Data
  2647. #define AT91C_PIO_PA29 (1 << 29) // Pin Controlled by PA29
  2648. #define AT91C_PA29_FIQ (AT91C_PIO_PA29) // AIC Fast Interrupt Input
  2649. #define AT91C_PA29_SPI1_NPCS3 (AT91C_PIO_PA29) // SPI 1 Peripheral Chip Select 3
  2650. #define AT91C_PIO_PA3 (1 << 3) // Pin Controlled by PA3
  2651. #define AT91C_PA3_RTS0 (AT91C_PIO_PA3) // USART 0 Ready To Send
  2652. #define AT91C_PA3_SPI1_NPCS2 (AT91C_PIO_PA3) // SPI 1 Peripheral Chip Select 2
  2653. #define AT91C_PIO_PA30 (1 << 30) // Pin Controlled by PA30
  2654. #define AT91C_PA30_IRQ0 (AT91C_PIO_PA30) // External Interrupt 0
  2655. #define AT91C_PA30_PCK2 (AT91C_PIO_PA30) // PMC Programmable Clock Output 2
  2656. #define AT91C_PIO_PA4 (1 << 4) // Pin Controlled by PA4
  2657. #define AT91C_PA4_CTS0 (AT91C_PIO_PA4) // USART 0 Clear To Send
  2658. #define AT91C_PA4_SPI1_NPCS3 (AT91C_PIO_PA4) // SPI 1 Peripheral Chip Select 3
  2659. #define AT91C_PIO_PA5 (1 << 5) // Pin Controlled by PA5
  2660. #define AT91C_PA5_RXD1 (AT91C_PIO_PA5) // USART 1 Receive Data
  2661. #define AT91C_PIO_PA6 (1 << 6) // Pin Controlled by PA6
  2662. #define AT91C_PA6_TXD1 (AT91C_PIO_PA6) // USART 1 Transmit Data
  2663. #define AT91C_PIO_PA7 (1 << 7) // Pin Controlled by PA7
  2664. #define AT91C_PA7_SCK1 (AT91C_PIO_PA7) // USART 1 Serial Clock
  2665. #define AT91C_PA7_SPI0_NPCS1 (AT91C_PIO_PA7) // SPI 0 Peripheral Chip Select 1
  2666. #define AT91C_PIO_PA8 (1 << 8) // Pin Controlled by PA8
  2667. #define AT91C_PA8_RTS1 (AT91C_PIO_PA8) // USART 1 Ready To Send
  2668. #define AT91C_PA8_SPI0_NPCS2 (AT91C_PIO_PA8) // SPI 0 Peripheral Chip Select 2
  2669. #define AT91C_PIO_PA9 (1 << 9) // Pin Controlled by PA9
  2670. #define AT91C_PA9_CTS1 (AT91C_PIO_PA9) // USART 1 Clear To Send
  2671. #define AT91C_PA9_SPI0_NPCS3 (AT91C_PIO_PA9) // SPI 0 Peripheral Chip Select 3
  2672. #define AT91C_PIO_PB0 (1 << 0) // Pin Controlled by PB0
  2673. #define AT91C_PB0_ETXCK_EREFCK (AT91C_PIO_PB0) // Ethernet MAC Transmit Clock/Reference Clock
  2674. #define AT91C_PB0_PCK0 (AT91C_PIO_PB0) // PMC Programmable Clock Output 0
  2675. #define AT91C_PIO_PB1 (1 << 1) // Pin Controlled by PB1
  2676. #define AT91C_PB1_ETXEN (AT91C_PIO_PB1) // Ethernet MAC Transmit Enable
  2677. #define AT91C_PIO_PB10 (1 << 10) // Pin Controlled by PB10
  2678. #define AT91C_PB10_ETX2 (AT91C_PIO_PB10) // Ethernet MAC Transmit Data 2
  2679. #define AT91C_PB10_SPI1_NPCS1 (AT91C_PIO_PB10) // SPI 1 Peripheral Chip Select 1
  2680. #define AT91C_PIO_PB11 (1 << 11) // Pin Controlled by PB11
  2681. #define AT91C_PB11_ETX3 (AT91C_PIO_PB11) // Ethernet MAC Transmit Data 3
  2682. #define AT91C_PB11_SPI1_NPCS2 (AT91C_PIO_PB11) // SPI 1 Peripheral Chip Select 2
  2683. #define AT91C_PIO_PB12 (1 << 12) // Pin Controlled by PB12
  2684. #define AT91C_PB12_ETXER (AT91C_PIO_PB12) // Ethernet MAC Transmikt Coding Error
  2685. #define AT91C_PB12_TCLK0 (AT91C_PIO_PB12) // Timer Counter 0 external clock input
  2686. #define AT91C_PIO_PB13 (1 << 13) // Pin Controlled by PB13
  2687. #define AT91C_PB13_ERX2 (AT91C_PIO_PB13) // Ethernet MAC Receive Data 2
  2688. #define AT91C_PB13_SPI0_NPCS1 (AT91C_PIO_PB13) // SPI 0 Peripheral Chip Select 1
  2689. #define AT91C_PIO_PB14 (1 << 14) // Pin Controlled by PB14
  2690. #define AT91C_PB14_ERX3 (AT91C_PIO_PB14) // Ethernet MAC Receive Data 3
  2691. #define AT91C_PB14_SPI0_NPCS2 (AT91C_PIO_PB14) // SPI 0 Peripheral Chip Select 2
  2692. #define AT91C_PIO_PB15 (1 << 15) // Pin Controlled by PB15
  2693. #define AT91C_PB15_ERXDV_ECRSDV (AT91C_PIO_PB15) // Ethernet MAC Receive Data Valid
  2694. #define AT91C_PIO_PB16 (1 << 16) // Pin Controlled by PB16
  2695. #define AT91C_PB16_ECOL (AT91C_PIO_PB16) // Ethernet MAC Collision Detected
  2696. #define AT91C_PB16_SPI1_NPCS3 (AT91C_PIO_PB16) // SPI 1 Peripheral Chip Select 3
  2697. #define AT91C_PIO_PB17 (1 << 17) // Pin Controlled by PB17
  2698. #define AT91C_PB17_ERXCK (AT91C_PIO_PB17) // Ethernet MAC Receive Clock
  2699. #define AT91C_PB17_SPI0_NPCS3 (AT91C_PIO_PB17) // SPI 0 Peripheral Chip Select 3
  2700. #define AT91C_PIO_PB18 (1 << 18) // Pin Controlled by PB18
  2701. #define AT91C_PB18_EF100 (AT91C_PIO_PB18) // Ethernet MAC Force 100 Mbits/sec
  2702. #define AT91C_PB18_ADTRG (AT91C_PIO_PB18) // ADC External Trigger
  2703. #define AT91C_PIO_PB19 (1 << 19) // Pin Controlled by PB19
  2704. #define AT91C_PB19_PWM0 (AT91C_PIO_PB19) // PWM Channel 0
  2705. #define AT91C_PB19_TCLK1 (AT91C_PIO_PB19) // Timer Counter 1 external clock input
  2706. #define AT91C_PIO_PB2 (1 << 2) // Pin Controlled by PB2
  2707. #define AT91C_PB2_ETX0 (AT91C_PIO_PB2) // Ethernet MAC Transmit Data 0
  2708. #define AT91C_PIO_PB20 (1 << 20) // Pin Controlled by PB20
  2709. #define AT91C_PB20_PWM1 (AT91C_PIO_PB20) // PWM Channel 1
  2710. #define AT91C_PB20_PCK0 (AT91C_PIO_PB20) // PMC Programmable Clock Output 0
  2711. #define AT91C_PIO_PB21 (1 << 21) // Pin Controlled by PB21
  2712. #define AT91C_PB21_PWM2 (AT91C_PIO_PB21) // PWM Channel 2
  2713. #define AT91C_PB21_PCK1 (AT91C_PIO_PB21) // PMC Programmable Clock Output 1
  2714. #define AT91C_PIO_PB22 (1 << 22) // Pin Controlled by PB22
  2715. #define AT91C_PB22_PWM3 (AT91C_PIO_PB22) // PWM Channel 3
  2716. #define AT91C_PB22_PCK2 (AT91C_PIO_PB22) // PMC Programmable Clock Output 2
  2717. #define AT91C_PIO_PB23 (1 << 23) // Pin Controlled by PB23
  2718. #define AT91C_PB23_TIOA0 (AT91C_PIO_PB23) // Timer Counter 0 Multipurpose Timer I/O Pin A
  2719. #define AT91C_PB23_DCD1 (AT91C_PIO_PB23) // USART 1 Data Carrier Detect
  2720. #define AT91C_PIO_PB24 (1 << 24) // Pin Controlled by PB24
  2721. #define AT91C_PB24_TIOB0 (AT91C_PIO_PB24) // Timer Counter 0 Multipurpose Timer I/O Pin B
  2722. #define AT91C_PB24_DSR1 (AT91C_PIO_PB24) // USART 1 Data Set ready
  2723. #define AT91C_PIO_PB25 (1 << 25) // Pin Controlled by PB25
  2724. #define AT91C_PB25_TIOA1 (AT91C_PIO_PB25) // Timer Counter 1 Multipurpose Timer I/O Pin A
  2725. #define AT91C_PB25_DTR1 (AT91C_PIO_PB25) // USART 1 Data Terminal ready
  2726. #define AT91C_PIO_PB26 (1 << 26) // Pin Controlled by PB26
  2727. #define AT91C_PB26_TIOB1 (AT91C_PIO_PB26) // Timer Counter 1 Multipurpose Timer I/O Pin B
  2728. #define AT91C_PB26_RI1 (AT91C_PIO_PB26) // USART 1 Ring Indicator
  2729. #define AT91C_PIO_PB27 (1 << 27) // Pin Controlled by PB27
  2730. #define AT91C_PB27_TIOA2 (AT91C_PIO_PB27) // Timer Counter 2 Multipurpose Timer I/O Pin A
  2731. #define AT91C_PB27_PWM0 (AT91C_PIO_PB27) // PWM Channel 0
  2732. #define AT91C_PIO_PB28 (1 << 28) // Pin Controlled by PB28
  2733. #define AT91C_PB28_TIOB2 (AT91C_PIO_PB28) // Timer Counter 2 Multipurpose Timer I/O Pin B
  2734. #define AT91C_PB28_PWM1 (AT91C_PIO_PB28) // PWM Channel 1
  2735. #define AT91C_PIO_PB29 (1 << 29) // Pin Controlled by PB29
  2736. #define AT91C_PB29_PCK1 (AT91C_PIO_PB29) // PMC Programmable Clock Output 1
  2737. #define AT91C_PB29_PWM2 (AT91C_PIO_PB29) // PWM Channel 2
  2738. #define AT91C_PIO_PB3 (1 << 3) // Pin Controlled by PB3
  2739. #define AT91C_PB3_ETX1 (AT91C_PIO_PB3) // Ethernet MAC Transmit Data 1
  2740. #define AT91C_PIO_PB30 (1 << 30) // Pin Controlled by PB30
  2741. #define AT91C_PB30_PCK2 (AT91C_PIO_PB30) // PMC Programmable Clock Output 2
  2742. #define AT91C_PB30_PWM3 (AT91C_PIO_PB30) // PWM Channel 3
  2743. #define AT91C_PIO_PB4 (1 << 4) // Pin Controlled by PB4
  2744. #define AT91C_PB4_ECRS (AT91C_PIO_PB4) // Ethernet MAC Carrier Sense/Carrier Sense and Data Valid
  2745. #define AT91C_PIO_PB5 (1 << 5) // Pin Controlled by PB5
  2746. #define AT91C_PB5_ERX0 (AT91C_PIO_PB5) // Ethernet MAC Receive Data 0
  2747. #define AT91C_PIO_PB6 (1 << 6) // Pin Controlled by PB6
  2748. #define AT91C_PB6_ERX1 (AT91C_PIO_PB6) // Ethernet MAC Receive Data 1
  2749. #define AT91C_PIO_PB7 (1 << 7) // Pin Controlled by PB7
  2750. #define AT91C_PB7_ERXER (AT91C_PIO_PB7) // Ethernet MAC Receive Error
  2751. #define AT91C_PIO_PB8 (1 << 8) // Pin Controlled by PB8
  2752. #define AT91C_PB8_EMDC (AT91C_PIO_PB8) // Ethernet MAC Management Data Clock
  2753. #define AT91C_PIO_PB9 (1 << 9) // Pin Controlled by PB9
  2754. #define AT91C_PB9_EMDIO (AT91C_PIO_PB9) // Ethernet MAC Management Data Input/Output
  2755. // *****************************************************************************
  2756. // PERIPHERAL ID DEFINITIONS FOR AT91SAM7X256
  2757. // *****************************************************************************
  2758. #define AT91C_ID_FIQ ( 0) // Advanced Interrupt Controller (FIQ)
  2759. #define AT91C_ID_SYS ( 1) // System Peripheral
  2760. #define AT91C_ID_PIOA ( 2) // Parallel IO Controller A
  2761. #define AT91C_ID_PIOB ( 3) // Parallel IO Controller B
  2762. #define AT91C_ID_SPI0 ( 4) // Serial Peripheral Interface 0
  2763. #define AT91C_ID_SPI1 ( 5) // Serial Peripheral Interface 1
  2764. #define AT91C_ID_US0 ( 6) // USART 0
  2765. #define AT91C_ID_US1 ( 7) // USART 1
  2766. #define AT91C_ID_SSC ( 8) // Serial Synchronous Controller
  2767. #define AT91C_ID_TWI ( 9) // Two-Wire Interface
  2768. #define AT91C_ID_PWMC (10) // PWM Controller
  2769. #define AT91C_ID_UDP (11) // USB Device Port
  2770. #define AT91C_ID_TC0 (12) // Timer Counter 0
  2771. #define AT91C_ID_TC1 (13) // Timer Counter 1
  2772. #define AT91C_ID_TC2 (14) // Timer Counter 2
  2773. #define AT91C_ID_CAN (15) // Control Area Network Controller
  2774. #define AT91C_ID_EMAC (16) // Ethernet MAC
  2775. #define AT91C_ID_ADC (17) // Analog-to-Digital Converter
  2776. #define AT91C_ID_18_Reserved (18) // Reserved
  2777. #define AT91C_ID_19_Reserved (19) // Reserved
  2778. #define AT91C_ID_20_Reserved (20) // Reserved
  2779. #define AT91C_ID_21_Reserved (21) // Reserved
  2780. #define AT91C_ID_22_Reserved (22) // Reserved
  2781. #define AT91C_ID_23_Reserved (23) // Reserved
  2782. #define AT91C_ID_24_Reserved (24) // Reserved
  2783. #define AT91C_ID_25_Reserved (25) // Reserved
  2784. #define AT91C_ID_26_Reserved (26) // Reserved
  2785. #define AT91C_ID_27_Reserved (27) // Reserved
  2786. #define AT91C_ID_28_Reserved (28) // Reserved
  2787. #define AT91C_ID_29_Reserved (29) // Reserved
  2788. #define AT91C_ID_IRQ0 (30) // Advanced Interrupt Controller (IRQ0)
  2789. #define AT91C_ID_IRQ1 (31) // Advanced Interrupt Controller (IRQ1)
  2790. #define AT91C_ALL_INT (0xC003FFFF) // ALL VALID INTERRUPTS
  2791. // *****************************************************************************
  2792. // BASE ADDRESS DEFINITIONS FOR AT91SAM7X256
  2793. // *****************************************************************************
  2794. #define AT91C_BASE_SYS (AT91_CAST(AT91PS_SYS) 0xFFFFF000) // (SYS) Base Address
  2795. #define AT91C_BASE_AIC (AT91_CAST(AT91PS_AIC) 0xFFFFF000) // (AIC) Base Address
  2796. #define AT91C_BASE_PDC_DBGU (AT91_CAST(AT91PS_PDC) 0xFFFFF300) // (PDC_DBGU) Base Address
  2797. #define AT91C_BASE_DBGU (AT91_CAST(AT91PS_DBGU) 0xFFFFF200) // (DBGU) Base Address
  2798. #define AT91C_BASE_PIOA (AT91_CAST(AT91PS_PIO) 0xFFFFF400) // (PIOA) Base Address
  2799. #define AT91C_BASE_PIOB (AT91_CAST(AT91PS_PIO) 0xFFFFF600) // (PIOB) Base Address
  2800. #define AT91C_BASE_CKGR (AT91_CAST(AT91PS_CKGR) 0xFFFFFC20) // (CKGR) Base Address
  2801. #define AT91C_BASE_PMC (AT91_CAST(AT91PS_PMC) 0xFFFFFC00) // (PMC) Base Address
  2802. #define AT91C_BASE_RSTC (AT91_CAST(AT91PS_RSTC) 0xFFFFFD00) // (RSTC) Base Address
  2803. #define AT91C_BASE_RTTC (AT91_CAST(AT91PS_RTTC) 0xFFFFFD20) // (RTTC) Base Address
  2804. #define AT91C_BASE_PITC (AT91_CAST(AT91PS_PITC) 0xFFFFFD30) // (PITC) Base Address
  2805. #define AT91C_BASE_WDTC (AT91_CAST(AT91PS_WDTC) 0xFFFFFD40) // (WDTC) Base Address
  2806. #define AT91C_BASE_VREG (AT91_CAST(AT91PS_VREG) 0xFFFFFD60) // (VREG) Base Address
  2807. #define AT91C_BASE_MC (AT91_CAST(AT91PS_MC) 0xFFFFFF00) // (MC) Base Address
  2808. #define AT91C_BASE_PDC_SPI1 (AT91_CAST(AT91PS_PDC) 0xFFFE4100) // (PDC_SPI1) Base Address
  2809. #define AT91C_BASE_SPI1 (AT91_CAST(AT91PS_SPI) 0xFFFE4000) // (SPI1) Base Address
  2810. #define AT91C_BASE_PDC_SPI0 (AT91_CAST(AT91PS_PDC) 0xFFFE0100) // (PDC_SPI0) Base Address
  2811. #define AT91C_BASE_SPI0 (AT91_CAST(AT91PS_SPI) 0xFFFE0000) // (SPI0) Base Address
  2812. #define AT91C_BASE_PDC_US1 (AT91_CAST(AT91PS_PDC) 0xFFFC4100) // (PDC_US1) Base Address
  2813. #define AT91C_BASE_US1 (AT91_CAST(AT91PS_USART) 0xFFFC4000) // (US1) Base Address
  2814. #define AT91C_BASE_PDC_US0 (AT91_CAST(AT91PS_PDC) 0xFFFC0100) // (PDC_US0) Base Address
  2815. #define AT91C_BASE_US0 (AT91_CAST(AT91PS_USART) 0xFFFC0000) // (US0) Base Address
  2816. #define AT91C_BASE_PDC_SSC (AT91_CAST(AT91PS_PDC) 0xFFFD4100) // (PDC_SSC) Base Address
  2817. #define AT91C_BASE_SSC (AT91_CAST(AT91PS_SSC) 0xFFFD4000) // (SSC) Base Address
  2818. #define AT91C_BASE_TWI (AT91_CAST(AT91PS_TWI) 0xFFFB8000) // (TWI) Base Address
  2819. #define AT91C_BASE_PWMC_CH3 (AT91_CAST(AT91PS_PWMC_CH) 0xFFFCC260) // (PWMC_CH3) Base Address
  2820. #define AT91C_BASE_PWMC_CH2 (AT91_CAST(AT91PS_PWMC_CH) 0xFFFCC240) // (PWMC_CH2) Base Address
  2821. #define AT91C_BASE_PWMC_CH1 (AT91_CAST(AT91PS_PWMC_CH) 0xFFFCC220) // (PWMC_CH1) Base Address
  2822. #define AT91C_BASE_PWMC_CH0 (AT91_CAST(AT91PS_PWMC_CH) 0xFFFCC200) // (PWMC_CH0) Base Address
  2823. #define AT91C_BASE_PWMC (AT91_CAST(AT91PS_PWMC) 0xFFFCC000) // (PWMC) Base Address
  2824. #define AT91C_BASE_UDP (AT91_CAST(AT91PS_UDP) 0xFFFB0000) // (UDP) Base Address
  2825. #define AT91C_BASE_TC0 (AT91_CAST(AT91PS_TC) 0xFFFA0000) // (TC0) Base Address
  2826. #define AT91C_BASE_TC1 (AT91_CAST(AT91PS_TC) 0xFFFA0040) // (TC1) Base Address
  2827. #define AT91C_BASE_TC2 (AT91_CAST(AT91PS_TC) 0xFFFA0080) // (TC2) Base Address
  2828. #define AT91C_BASE_TCB (AT91_CAST(AT91PS_TCB) 0xFFFA0000) // (TCB) Base Address
  2829. #define AT91C_BASE_CAN_MB0 (AT91_CAST(AT91PS_CAN_MB) 0xFFFD0200) // (CAN_MB0) Base Address
  2830. #define AT91C_BASE_CAN_MB1 (AT91_CAST(AT91PS_CAN_MB) 0xFFFD0220) // (CAN_MB1) Base Address
  2831. #define AT91C_BASE_CAN_MB2 (AT91_CAST(AT91PS_CAN_MB) 0xFFFD0240) // (CAN_MB2) Base Address
  2832. #define AT91C_BASE_CAN_MB3 (AT91_CAST(AT91PS_CAN_MB) 0xFFFD0260) // (CAN_MB3) Base Address
  2833. #define AT91C_BASE_CAN_MB4 (AT91_CAST(AT91PS_CAN_MB) 0xFFFD0280) // (CAN_MB4) Base Address
  2834. #define AT91C_BASE_CAN_MB5 (AT91_CAST(AT91PS_CAN_MB) 0xFFFD02A0) // (CAN_MB5) Base Address
  2835. #define AT91C_BASE_CAN_MB6 (AT91_CAST(AT91PS_CAN_MB) 0xFFFD02C0) // (CAN_MB6) Base Address
  2836. #define AT91C_BASE_CAN_MB7 (AT91_CAST(AT91PS_CAN_MB) 0xFFFD02E0) // (CAN_MB7) Base Address
  2837. #define AT91C_BASE_CAN (AT91_CAST(AT91PS_CAN) 0xFFFD0000) // (CAN) Base Address
  2838. #define AT91C_BASE_EMAC (AT91_CAST(AT91PS_EMAC) 0xFFFDC000) // (EMAC) Base Address
  2839. #define AT91C_BASE_PDC_ADC (AT91_CAST(AT91PS_PDC) 0xFFFD8100) // (PDC_ADC) Base Address
  2840. #define AT91C_BASE_ADC (AT91_CAST(AT91PS_ADC) 0xFFFD8000) // (ADC) Base Address
  2841. // *****************************************************************************
  2842. // MEMORY MAPPING DEFINITIONS FOR AT91SAM7X256
  2843. // *****************************************************************************
  2844. // ISRAM
  2845. #define AT91C_ISRAM (0x00200000) // Internal SRAM base address
  2846. #define AT91C_ISRAM_SIZE (0x00010000) // Internal SRAM size in byte (64 Kbytes)
  2847. // IFLASH
  2848. #define AT91C_IFLASH (0x00100000) // Internal FLASH base address
  2849. #define AT91C_IFLASH_SIZE (0x00040000) // Internal FLASH size in byte (256 Kbytes)
  2850. #define AT91C_IFLASH_PAGE_SIZE (256) // Internal FLASH Page Size: 256 bytes
  2851. #define AT91C_IFLASH_LOCK_REGION_SIZE (16384) // Internal FLASH Lock Region Size: 16 Kbytes
  2852. #define AT91C_IFLASH_NB_OF_PAGES (1024) // Internal FLASH Number of Pages: 1024 bytes
  2853. #define AT91C_IFLASH_NB_OF_LOCK_BITS (16) // Internal FLASH Number of Lock Bits: 16 bytes
  2854. #endif