drv_gpio.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-06 balanceTWK first version
  9. * 2019-04-23 WillianChan Fix GPIO serial number disorder
  10. * 2020-06-16 thread-liu add STM32MP1
  11. * 2020-09-01 thread-liu add GPIOZ
  12. * 2020-09-18 geniusgogo optimization design pin-index algorithm
  13. */
  14. #include <board.h>
  15. #include "drv_gpio.h"
  16. #ifdef BSP_USING_GPIO
  17. #define PIN_NUM(port, no) (((((port)&0xFu) << 4) | ((no)&0xFu)))
  18. #define PIN_PORT(pin) ((uint8_t)(((pin) >> 4) & 0xFu))
  19. #define PIN_NO(pin) ((uint8_t)((pin)&0xFu))
  20. #if defined(SOC_SERIES_STM32MP1)
  21. #if defined(GPIOZ)
  22. #define gpioz_port_base (175) /* PIN_STPORT_MAX * 16 - 16 */
  23. #define PIN_STPORT(pin) ((pin > gpioz_port_base) ? ((GPIO_TypeDef *)(GPIOZ_BASE)) : ((GPIO_TypeDef *)(GPIOA_BASE + (0x1000u * PIN_PORT(pin)))))
  24. #else
  25. #define PIN_STPORT(pin) ((GPIO_TypeDef *)(GPIOA_BASE + (0x1000u * PIN_PORT(pin))))
  26. #endif /* GPIOZ */
  27. #else
  28. #define PIN_STPORT(pin) ((GPIO_TypeDef *)(GPIOA_BASE + (0x400u * PIN_PORT(pin))))
  29. #endif /* SOC_SERIES_STM32MP1 */
  30. #define PIN_STPIN(pin) ((uint16_t)(1u << PIN_NO(pin)))
  31. #if defined(GPIOZ)
  32. #define __STM32_PORT_MAX 12u
  33. #elif defined(GPIOK)
  34. #define __STM32_PORT_MAX 11u
  35. #elif defined(GPIOJ)
  36. #define __STM32_PORT_MAX 10u
  37. #elif defined(GPIOI)
  38. #define __STM32_PORT_MAX 9u
  39. #elif defined(GPIOH)
  40. #define __STM32_PORT_MAX 8u
  41. #elif defined(GPIOG)
  42. #define __STM32_PORT_MAX 7u
  43. #elif defined(GPIOF)
  44. #define __STM32_PORT_MAX 6u
  45. #elif defined(GPIOE)
  46. #define __STM32_PORT_MAX 5u
  47. #elif defined(GPIOD)
  48. #define __STM32_PORT_MAX 4u
  49. #elif defined(GPIOC)
  50. #define __STM32_PORT_MAX 3u
  51. #elif defined(GPIOB)
  52. #define __STM32_PORT_MAX 2u
  53. #elif defined(GPIOA)
  54. #define __STM32_PORT_MAX 1u
  55. #else
  56. #define __STM32_PORT_MAX 0u
  57. #error Unsupported STM32 GPIO peripheral.
  58. #endif
  59. #define PIN_STPORT_MAX __STM32_PORT_MAX
  60. static const struct pin_irq_map pin_irq_map[] =
  61. {
  62. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32L0) || defined(SOC_SERIES_STM32G0)
  63. {GPIO_PIN_0, EXTI0_1_IRQn},
  64. {GPIO_PIN_1, EXTI0_1_IRQn},
  65. {GPIO_PIN_2, EXTI2_3_IRQn},
  66. {GPIO_PIN_3, EXTI2_3_IRQn},
  67. {GPIO_PIN_4, EXTI4_15_IRQn},
  68. {GPIO_PIN_5, EXTI4_15_IRQn},
  69. {GPIO_PIN_6, EXTI4_15_IRQn},
  70. {GPIO_PIN_7, EXTI4_15_IRQn},
  71. {GPIO_PIN_8, EXTI4_15_IRQn},
  72. {GPIO_PIN_9, EXTI4_15_IRQn},
  73. {GPIO_PIN_10, EXTI4_15_IRQn},
  74. {GPIO_PIN_11, EXTI4_15_IRQn},
  75. {GPIO_PIN_12, EXTI4_15_IRQn},
  76. {GPIO_PIN_13, EXTI4_15_IRQn},
  77. {GPIO_PIN_14, EXTI4_15_IRQn},
  78. {GPIO_PIN_15, EXTI4_15_IRQn},
  79. #elif defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32L5) || defined(SOC_SERIES_STM32U5) || defined(SOC_SERIES_STM32H5)
  80. {GPIO_PIN_0, EXTI0_IRQn},
  81. {GPIO_PIN_1, EXTI1_IRQn},
  82. {GPIO_PIN_2, EXTI2_IRQn},
  83. {GPIO_PIN_3, EXTI3_IRQn},
  84. {GPIO_PIN_4, EXTI4_IRQn},
  85. {GPIO_PIN_5, EXTI5_IRQn},
  86. {GPIO_PIN_6, EXTI6_IRQn},
  87. {GPIO_PIN_7, EXTI7_IRQn},
  88. {GPIO_PIN_8, EXTI8_IRQn},
  89. {GPIO_PIN_9, EXTI9_IRQn},
  90. {GPIO_PIN_10, EXTI10_IRQn},
  91. {GPIO_PIN_11, EXTI11_IRQn},
  92. {GPIO_PIN_12, EXTI12_IRQn},
  93. {GPIO_PIN_13, EXTI13_IRQn},
  94. {GPIO_PIN_14, EXTI14_IRQn},
  95. {GPIO_PIN_15, EXTI15_IRQn},
  96. #elif defined(SOC_SERIES_STM32F3)
  97. {GPIO_PIN_0, EXTI0_IRQn},
  98. {GPIO_PIN_1, EXTI1_IRQn},
  99. {GPIO_PIN_2, EXTI2_TSC_IRQn},
  100. {GPIO_PIN_3, EXTI3_IRQn},
  101. {GPIO_PIN_4, EXTI4_IRQn},
  102. {GPIO_PIN_5, EXTI9_5_IRQn},
  103. {GPIO_PIN_6, EXTI9_5_IRQn},
  104. {GPIO_PIN_7, EXTI9_5_IRQn},
  105. {GPIO_PIN_8, EXTI9_5_IRQn},
  106. {GPIO_PIN_9, EXTI9_5_IRQn},
  107. {GPIO_PIN_10, EXTI15_10_IRQn},
  108. {GPIO_PIN_11, EXTI15_10_IRQn},
  109. {GPIO_PIN_12, EXTI15_10_IRQn},
  110. {GPIO_PIN_13, EXTI15_10_IRQn},
  111. {GPIO_PIN_14, EXTI15_10_IRQn},
  112. {GPIO_PIN_15, EXTI15_10_IRQn},
  113. #else
  114. {GPIO_PIN_0, EXTI0_IRQn},
  115. {GPIO_PIN_1, EXTI1_IRQn},
  116. {GPIO_PIN_2, EXTI2_IRQn},
  117. {GPIO_PIN_3, EXTI3_IRQn},
  118. {GPIO_PIN_4, EXTI4_IRQn},
  119. {GPIO_PIN_5, EXTI9_5_IRQn},
  120. {GPIO_PIN_6, EXTI9_5_IRQn},
  121. {GPIO_PIN_7, EXTI9_5_IRQn},
  122. {GPIO_PIN_8, EXTI9_5_IRQn},
  123. {GPIO_PIN_9, EXTI9_5_IRQn},
  124. {GPIO_PIN_10, EXTI15_10_IRQn},
  125. {GPIO_PIN_11, EXTI15_10_IRQn},
  126. {GPIO_PIN_12, EXTI15_10_IRQn},
  127. {GPIO_PIN_13, EXTI15_10_IRQn},
  128. {GPIO_PIN_14, EXTI15_10_IRQn},
  129. {GPIO_PIN_15, EXTI15_10_IRQn},
  130. #endif
  131. };
  132. static struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  133. {
  134. {-1, 0, RT_NULL, RT_NULL},
  135. {-1, 0, RT_NULL, RT_NULL},
  136. {-1, 0, RT_NULL, RT_NULL},
  137. {-1, 0, RT_NULL, RT_NULL},
  138. {-1, 0, RT_NULL, RT_NULL},
  139. {-1, 0, RT_NULL, RT_NULL},
  140. {-1, 0, RT_NULL, RT_NULL},
  141. {-1, 0, RT_NULL, RT_NULL},
  142. {-1, 0, RT_NULL, RT_NULL},
  143. {-1, 0, RT_NULL, RT_NULL},
  144. {-1, 0, RT_NULL, RT_NULL},
  145. {-1, 0, RT_NULL, RT_NULL},
  146. {-1, 0, RT_NULL, RT_NULL},
  147. {-1, 0, RT_NULL, RT_NULL},
  148. {-1, 0, RT_NULL, RT_NULL},
  149. {-1, 0, RT_NULL, RT_NULL},
  150. };
  151. static uint32_t pin_irq_enable_mask = 0;
  152. #define ITEM_NUM(items) (sizeof(items) / sizeof((items)[0]))
  153. /* e.g. PE.7 */
  154. static rt_base_t stm32_pin_get(const char *name)
  155. {
  156. rt_base_t pin = 0;
  157. int hw_port_num, hw_pin_num = 0;
  158. int i, name_len;
  159. name_len = rt_strlen(name);
  160. if ((name_len < 4) || (name_len >= 6))
  161. {
  162. goto out;
  163. }
  164. if ((name[0] != 'P') || (name[2] != '.'))
  165. {
  166. goto out;
  167. }
  168. if ((name[1] >= 'A') && (name[1] <= 'Z'))
  169. {
  170. hw_port_num = (int)(name[1] - 'A');
  171. }
  172. else
  173. {
  174. goto out;
  175. }
  176. for (i = 3; i < name_len; i++)
  177. {
  178. hw_pin_num *= 10;
  179. hw_pin_num += name[i] - '0';
  180. }
  181. pin = PIN_NUM(hw_port_num, hw_pin_num);
  182. return pin;
  183. out:
  184. rt_kprintf("Px.y x:A~Z y:0-15, e.g. PA.0\n");
  185. return -RT_EINVAL;
  186. }
  187. static void stm32_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  188. {
  189. GPIO_TypeDef *gpio_port;
  190. uint16_t gpio_pin;
  191. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  192. {
  193. gpio_port = PIN_STPORT(pin);
  194. gpio_pin = PIN_STPIN(pin);
  195. HAL_GPIO_WritePin(gpio_port, gpio_pin, (GPIO_PinState)value);
  196. }
  197. }
  198. static rt_int8_t stm32_pin_read(rt_device_t dev, rt_base_t pin)
  199. {
  200. GPIO_TypeDef *gpio_port;
  201. uint16_t gpio_pin;
  202. GPIO_PinState state = GPIO_PIN_RESET;
  203. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  204. {
  205. gpio_port = PIN_STPORT(pin);
  206. gpio_pin = PIN_STPIN(pin);
  207. state = HAL_GPIO_ReadPin(gpio_port, gpio_pin);
  208. }
  209. return (state == GPIO_PIN_RESET) ? PIN_LOW : PIN_HIGH;
  210. }
  211. static void stm32_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  212. {
  213. GPIO_InitTypeDef GPIO_InitStruct;
  214. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  215. {
  216. return;
  217. }
  218. /* Configure GPIO_InitStructure */
  219. GPIO_InitStruct.Pin = PIN_STPIN(pin);
  220. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  221. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  222. if (mode == PIN_MODE_OUTPUT)
  223. {
  224. /* output setting */
  225. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  226. GPIO_InitStruct.Pull = GPIO_NOPULL;
  227. }
  228. else if (mode == PIN_MODE_INPUT)
  229. {
  230. /* input setting: not pull. */
  231. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  232. GPIO_InitStruct.Pull = GPIO_NOPULL;
  233. }
  234. else if (mode == PIN_MODE_INPUT_PULLUP)
  235. {
  236. /* input setting: pull up. */
  237. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  238. GPIO_InitStruct.Pull = GPIO_PULLUP;
  239. }
  240. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  241. {
  242. /* input setting: pull down. */
  243. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  244. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  245. }
  246. else if (mode == PIN_MODE_OUTPUT_OD)
  247. {
  248. /* output setting: od. */
  249. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_OD;
  250. GPIO_InitStruct.Pull = GPIO_NOPULL;
  251. }
  252. HAL_GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  253. }
  254. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  255. {
  256. rt_int32_t i;
  257. for (i = 0; i < 32; i++)
  258. {
  259. if (((rt_uint32_t)0x01 << i) == bit)
  260. {
  261. return i;
  262. }
  263. }
  264. return -1;
  265. }
  266. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  267. {
  268. rt_int32_t mapindex = bit2bitno(pinbit);
  269. if (mapindex < 0 || mapindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  270. {
  271. return RT_NULL;
  272. }
  273. return &pin_irq_map[mapindex];
  274. };
  275. static rt_err_t stm32_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  276. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  277. {
  278. rt_base_t level;
  279. rt_int32_t irqindex = -1;
  280. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  281. {
  282. return -RT_ENOSYS;
  283. }
  284. irqindex = bit2bitno(PIN_STPIN(pin));
  285. if (irqindex < 0 || irqindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  286. {
  287. return -RT_ENOSYS;
  288. }
  289. level = rt_hw_interrupt_disable();
  290. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  291. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  292. pin_irq_hdr_tab[irqindex].mode == mode &&
  293. pin_irq_hdr_tab[irqindex].args == args)
  294. {
  295. rt_hw_interrupt_enable(level);
  296. return RT_EOK;
  297. }
  298. if (pin_irq_hdr_tab[irqindex].pin != -1)
  299. {
  300. rt_hw_interrupt_enable(level);
  301. return -RT_EBUSY;
  302. }
  303. pin_irq_hdr_tab[irqindex].pin = pin;
  304. pin_irq_hdr_tab[irqindex].hdr = hdr;
  305. pin_irq_hdr_tab[irqindex].mode = mode;
  306. pin_irq_hdr_tab[irqindex].args = args;
  307. rt_hw_interrupt_enable(level);
  308. return RT_EOK;
  309. }
  310. static rt_err_t stm32_pin_dettach_irq(struct rt_device *device, rt_base_t pin)
  311. {
  312. rt_base_t level;
  313. rt_int32_t irqindex = -1;
  314. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  315. {
  316. return -RT_ENOSYS;
  317. }
  318. irqindex = bit2bitno(PIN_STPIN(pin));
  319. if (irqindex < 0 || irqindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  320. {
  321. return -RT_ENOSYS;
  322. }
  323. level = rt_hw_interrupt_disable();
  324. if (pin_irq_hdr_tab[irqindex].pin == -1)
  325. {
  326. rt_hw_interrupt_enable(level);
  327. return RT_EOK;
  328. }
  329. pin_irq_hdr_tab[irqindex].pin = -1;
  330. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  331. pin_irq_hdr_tab[irqindex].mode = 0;
  332. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  333. rt_hw_interrupt_enable(level);
  334. return RT_EOK;
  335. }
  336. static rt_err_t stm32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  337. rt_uint8_t enabled)
  338. {
  339. const struct pin_irq_map *irqmap;
  340. rt_base_t level;
  341. rt_int32_t irqindex = -1;
  342. GPIO_InitTypeDef GPIO_InitStruct;
  343. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  344. {
  345. return -RT_ENOSYS;
  346. }
  347. if (enabled == PIN_IRQ_ENABLE)
  348. {
  349. irqindex = bit2bitno(PIN_STPIN(pin));
  350. if (irqindex < 0 || irqindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  351. {
  352. return -RT_ENOSYS;
  353. }
  354. level = rt_hw_interrupt_disable();
  355. if (pin_irq_hdr_tab[irqindex].pin == -1)
  356. {
  357. rt_hw_interrupt_enable(level);
  358. return -RT_ENOSYS;
  359. }
  360. irqmap = &pin_irq_map[irqindex];
  361. /* Configure GPIO_InitStructure */
  362. GPIO_InitStruct.Pin = PIN_STPIN(pin);
  363. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  364. switch (pin_irq_hdr_tab[irqindex].mode)
  365. {
  366. case PIN_IRQ_MODE_RISING:
  367. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  368. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING;
  369. break;
  370. case PIN_IRQ_MODE_FALLING:
  371. GPIO_InitStruct.Pull = GPIO_PULLUP;
  372. GPIO_InitStruct.Mode = GPIO_MODE_IT_FALLING;
  373. break;
  374. case PIN_IRQ_MODE_RISING_FALLING:
  375. GPIO_InitStruct.Pull = GPIO_NOPULL;
  376. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING_FALLING;
  377. break;
  378. }
  379. HAL_GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  380. HAL_NVIC_SetPriority(irqmap->irqno, 5, 0);
  381. HAL_NVIC_EnableIRQ(irqmap->irqno);
  382. pin_irq_enable_mask |= irqmap->pinbit;
  383. rt_hw_interrupt_enable(level);
  384. }
  385. else if (enabled == PIN_IRQ_DISABLE)
  386. {
  387. irqmap = get_pin_irq_map(PIN_STPIN(pin));
  388. if (irqmap == RT_NULL)
  389. {
  390. return -RT_ENOSYS;
  391. }
  392. level = rt_hw_interrupt_disable();
  393. HAL_GPIO_DeInit(PIN_STPORT(pin), PIN_STPIN(pin));
  394. pin_irq_enable_mask &= ~irqmap->pinbit;
  395. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0)
  396. if ((irqmap->pinbit >= GPIO_PIN_0) && (irqmap->pinbit <= GPIO_PIN_1))
  397. {
  398. if (!(pin_irq_enable_mask & (GPIO_PIN_0 | GPIO_PIN_1)))
  399. {
  400. HAL_NVIC_DisableIRQ(irqmap->irqno);
  401. }
  402. }
  403. else if ((irqmap->pinbit >= GPIO_PIN_2) && (irqmap->pinbit <= GPIO_PIN_3))
  404. {
  405. if (!(pin_irq_enable_mask & (GPIO_PIN_2 | GPIO_PIN_3)))
  406. {
  407. HAL_NVIC_DisableIRQ(irqmap->irqno);
  408. }
  409. }
  410. else if ((irqmap->pinbit >= GPIO_PIN_4) && (irqmap->pinbit <= GPIO_PIN_15))
  411. {
  412. if (!(pin_irq_enable_mask & (GPIO_PIN_4 | GPIO_PIN_5 | GPIO_PIN_6 | GPIO_PIN_7 | GPIO_PIN_8 | GPIO_PIN_9 |
  413. GPIO_PIN_10 | GPIO_PIN_11 | GPIO_PIN_12 | GPIO_PIN_13 | GPIO_PIN_14 | GPIO_PIN_15)))
  414. {
  415. HAL_NVIC_DisableIRQ(irqmap->irqno);
  416. }
  417. }
  418. else
  419. {
  420. HAL_NVIC_DisableIRQ(irqmap->irqno);
  421. }
  422. #else
  423. if ((irqmap->pinbit >= GPIO_PIN_5) && (irqmap->pinbit <= GPIO_PIN_9))
  424. {
  425. if (!(pin_irq_enable_mask & (GPIO_PIN_5 | GPIO_PIN_6 | GPIO_PIN_7 | GPIO_PIN_8 | GPIO_PIN_9)))
  426. {
  427. HAL_NVIC_DisableIRQ(irqmap->irqno);
  428. }
  429. }
  430. else if ((irqmap->pinbit >= GPIO_PIN_10) && (irqmap->pinbit <= GPIO_PIN_15))
  431. {
  432. if (!(pin_irq_enable_mask & (GPIO_PIN_10 | GPIO_PIN_11 | GPIO_PIN_12 | GPIO_PIN_13 | GPIO_PIN_14 | GPIO_PIN_15)))
  433. {
  434. HAL_NVIC_DisableIRQ(irqmap->irqno);
  435. }
  436. }
  437. else
  438. {
  439. HAL_NVIC_DisableIRQ(irqmap->irqno);
  440. }
  441. #endif
  442. rt_hw_interrupt_enable(level);
  443. }
  444. else
  445. {
  446. return -RT_ENOSYS;
  447. }
  448. return RT_EOK;
  449. }
  450. static const struct rt_pin_ops _stm32_pin_ops =
  451. {
  452. stm32_pin_mode,
  453. stm32_pin_write,
  454. stm32_pin_read,
  455. stm32_pin_attach_irq,
  456. stm32_pin_dettach_irq,
  457. stm32_pin_irq_enable,
  458. stm32_pin_get,
  459. };
  460. rt_inline void pin_irq_hdr(int irqno)
  461. {
  462. if (pin_irq_hdr_tab[irqno].hdr)
  463. {
  464. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  465. }
  466. }
  467. #if defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32U5)
  468. void HAL_GPIO_EXTI_Rising_Callback(uint16_t GPIO_Pin)
  469. {
  470. pin_irq_hdr(bit2bitno(GPIO_Pin));
  471. }
  472. void HAL_GPIO_EXTI_Falling_Callback(uint16_t GPIO_Pin)
  473. {
  474. pin_irq_hdr(bit2bitno(GPIO_Pin));
  475. }
  476. #else
  477. void HAL_GPIO_EXTI_Callback(uint16_t GPIO_Pin)
  478. {
  479. pin_irq_hdr(bit2bitno(GPIO_Pin));
  480. }
  481. #endif
  482. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32L0)
  483. void EXTI0_1_IRQHandler(void)
  484. {
  485. rt_interrupt_enter();
  486. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  487. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  488. rt_interrupt_leave();
  489. }
  490. void EXTI2_3_IRQHandler(void)
  491. {
  492. rt_interrupt_enter();
  493. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  494. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  495. rt_interrupt_leave();
  496. }
  497. void EXTI4_15_IRQHandler(void)
  498. {
  499. rt_interrupt_enter();
  500. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  501. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  502. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  503. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  504. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  505. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  506. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  507. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  508. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  509. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  510. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  511. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  512. rt_interrupt_leave();
  513. }
  514. #elif defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32U5)
  515. void EXTI0_IRQHandler(void)
  516. {
  517. rt_interrupt_enter();
  518. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  519. rt_interrupt_leave();
  520. }
  521. void EXTI1_IRQHandler(void)
  522. {
  523. rt_interrupt_enter();
  524. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  525. rt_interrupt_leave();
  526. }
  527. void EXTI2_IRQHandler(void)
  528. {
  529. rt_interrupt_enter();
  530. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  531. rt_interrupt_leave();
  532. }
  533. void EXTI3_IRQHandler(void)
  534. {
  535. rt_interrupt_enter();
  536. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  537. rt_interrupt_leave();
  538. }
  539. void EXTI4_IRQHandler(void)
  540. {
  541. rt_interrupt_enter();
  542. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  543. rt_interrupt_leave();
  544. }
  545. void EXTI5_IRQHandler(void)
  546. {
  547. rt_interrupt_enter();
  548. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  549. rt_interrupt_leave();
  550. }
  551. void EXTI6_IRQHandler(void)
  552. {
  553. rt_interrupt_enter();
  554. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  555. rt_interrupt_leave();
  556. }
  557. void EXTI7_IRQHandler(void)
  558. {
  559. rt_interrupt_enter();
  560. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  561. rt_interrupt_leave();
  562. }
  563. void EXTI8_IRQHandler(void)
  564. {
  565. rt_interrupt_enter();
  566. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  567. rt_interrupt_leave();
  568. }
  569. void EXTI9_IRQHandler(void)
  570. {
  571. rt_interrupt_enter();
  572. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  573. rt_interrupt_leave();
  574. }
  575. void EXTI10_IRQHandler(void)
  576. {
  577. rt_interrupt_enter();
  578. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  579. rt_interrupt_leave();
  580. }
  581. void EXTI11_IRQHandler(void)
  582. {
  583. rt_interrupt_enter();
  584. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  585. rt_interrupt_leave();
  586. }
  587. void EXTI12_IRQHandler(void)
  588. {
  589. rt_interrupt_enter();
  590. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  591. rt_interrupt_leave();
  592. }
  593. void EXTI13_IRQHandler(void)
  594. {
  595. rt_interrupt_enter();
  596. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  597. rt_interrupt_leave();
  598. }
  599. void EXTI14_IRQHandler(void)
  600. {
  601. rt_interrupt_enter();
  602. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  603. rt_interrupt_leave();
  604. }
  605. void EXTI15_IRQHandler(void)
  606. {
  607. rt_interrupt_enter();
  608. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  609. rt_interrupt_leave();
  610. }
  611. #else
  612. void EXTI0_IRQHandler(void)
  613. {
  614. rt_interrupt_enter();
  615. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  616. rt_interrupt_leave();
  617. }
  618. void EXTI1_IRQHandler(void)
  619. {
  620. rt_interrupt_enter();
  621. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  622. rt_interrupt_leave();
  623. }
  624. void EXTI2_IRQHandler(void)
  625. {
  626. rt_interrupt_enter();
  627. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  628. rt_interrupt_leave();
  629. }
  630. void EXTI3_IRQHandler(void)
  631. {
  632. rt_interrupt_enter();
  633. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  634. rt_interrupt_leave();
  635. }
  636. void EXTI4_IRQHandler(void)
  637. {
  638. rt_interrupt_enter();
  639. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  640. rt_interrupt_leave();
  641. }
  642. void EXTI9_5_IRQHandler(void)
  643. {
  644. rt_interrupt_enter();
  645. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  646. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  647. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  648. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  649. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  650. rt_interrupt_leave();
  651. }
  652. void EXTI15_10_IRQHandler(void)
  653. {
  654. rt_interrupt_enter();
  655. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  656. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  657. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  658. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  659. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  660. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  661. rt_interrupt_leave();
  662. }
  663. #endif
  664. int rt_hw_pin_init(void)
  665. {
  666. #if defined(__HAL_RCC_GPIOA_CLK_ENABLE)
  667. __HAL_RCC_GPIOA_CLK_ENABLE();
  668. #endif
  669. #if defined(__HAL_RCC_GPIOB_CLK_ENABLE)
  670. __HAL_RCC_GPIOB_CLK_ENABLE();
  671. #endif
  672. #if defined(__HAL_RCC_GPIOC_CLK_ENABLE)
  673. __HAL_RCC_GPIOC_CLK_ENABLE();
  674. #endif
  675. #if defined(__HAL_RCC_GPIOD_CLK_ENABLE)
  676. __HAL_RCC_GPIOD_CLK_ENABLE();
  677. #endif
  678. #if defined(__HAL_RCC_GPIOE_CLK_ENABLE)
  679. __HAL_RCC_GPIOE_CLK_ENABLE();
  680. #endif
  681. #if defined(__HAL_RCC_GPIOF_CLK_ENABLE)
  682. __HAL_RCC_GPIOF_CLK_ENABLE();
  683. #endif
  684. #if defined(__HAL_RCC_GPIOG_CLK_ENABLE)
  685. #ifdef SOC_SERIES_STM32L4
  686. HAL_PWREx_EnableVddIO2();
  687. #endif
  688. __HAL_RCC_GPIOG_CLK_ENABLE();
  689. #endif
  690. #if defined(__HAL_RCC_GPIOH_CLK_ENABLE)
  691. __HAL_RCC_GPIOH_CLK_ENABLE();
  692. #endif
  693. #if defined(__HAL_RCC_GPIOI_CLK_ENABLE)
  694. __HAL_RCC_GPIOI_CLK_ENABLE();
  695. #endif
  696. #if defined(__HAL_RCC_GPIOJ_CLK_ENABLE)
  697. __HAL_RCC_GPIOJ_CLK_ENABLE();
  698. #endif
  699. #if defined(__HAL_RCC_GPIOK_CLK_ENABLE)
  700. __HAL_RCC_GPIOK_CLK_ENABLE();
  701. #endif
  702. return rt_device_pin_register("pin", &_stm32_pin_ops, RT_NULL);
  703. }
  704. #endif /* BSP_USING_GPIO */