board.c 1.5 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-06 SummerGift first version
  9. */
  10. #include <board.h>
  11. #include <drv_common.h>
  12. void SystemClock_Config(void)
  13. {
  14. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  15. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  16. /**Configure the main internal regulator output voltage
  17. */
  18. __HAL_RCC_PWR_CLK_ENABLE();
  19. __HAL_PWR_VOLTAGESCALING_CONFIG(PWR_REGULATOR_VOLTAGE_SCALE1);
  20. /**Initializes the CPU, AHB and APB busses clocks
  21. */
  22. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  23. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  24. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  25. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  26. RCC_OscInitStruct.PLL.PLLM = 8;
  27. RCC_OscInitStruct.PLL.PLLN = 336;
  28. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV2;
  29. RCC_OscInitStruct.PLL.PLLQ = 7;
  30. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  31. {
  32. Error_Handler();
  33. }
  34. /**Initializes the CPU, AHB and APB busses clocks
  35. */
  36. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  37. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  38. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  39. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  40. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV4;
  41. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV2;
  42. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_5) != HAL_OK)
  43. {
  44. Error_Handler();
  45. }
  46. }