board.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2019-05-09 Zero-Free Adding multiple configurations for system clock frequency
  9. */
  10. #include <board.h>
  11. #include <drv_common.h>
  12. void SystemClock_Config(void)
  13. {
  14. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  15. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  16. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  17. /** Configure LSE Drive Capability
  18. */
  19. HAL_PWR_EnableBkUpAccess();
  20. __HAL_RCC_LSEDRIVE_CONFIG(RCC_LSEDRIVE_LOW);
  21. /** Initializes the CPU, AHB and APB busses clocks
  22. */
  23. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_LSI|RCC_OSCILLATORTYPE_HSE
  24. |RCC_OSCILLATORTYPE_LSE;
  25. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  26. RCC_OscInitStruct.LSEState = RCC_LSE_ON;
  27. RCC_OscInitStruct.LSIState = RCC_LSI_ON;
  28. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  29. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  30. RCC_OscInitStruct.PLL.PLLM = 1;
  31. RCC_OscInitStruct.PLL.PLLN = 20;
  32. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV7;
  33. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  34. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV2;
  35. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  36. {
  37. Error_Handler();
  38. }
  39. /** Initializes the CPU, AHB and APB busses clocks
  40. */
  41. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  42. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  43. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  44. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  45. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  46. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  47. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_4) != HAL_OK)
  48. {
  49. Error_Handler();
  50. }
  51. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_RTC|RCC_PERIPHCLK_USART1
  52. |RCC_PERIPHCLK_USART2|RCC_PERIPHCLK_USB
  53. |RCC_PERIPHCLK_ADC;
  54. PeriphClkInit.Usart1ClockSelection = RCC_USART1CLKSOURCE_PCLK2;
  55. PeriphClkInit.Usart2ClockSelection = RCC_USART2CLKSOURCE_PCLK1;
  56. PeriphClkInit.AdcClockSelection = RCC_ADCCLKSOURCE_PLLSAI1;
  57. PeriphClkInit.RTCClockSelection = RCC_RTCCLKSOURCE_LSE;
  58. PeriphClkInit.UsbClockSelection = RCC_USBCLKSOURCE_PLLSAI1;
  59. PeriphClkInit.PLLSAI1.PLLSAI1Source = RCC_PLLSOURCE_HSE;
  60. PeriphClkInit.PLLSAI1.PLLSAI1M = 1;
  61. PeriphClkInit.PLLSAI1.PLLSAI1N = 12;
  62. PeriphClkInit.PLLSAI1.PLLSAI1P = RCC_PLLP_DIV7;
  63. PeriphClkInit.PLLSAI1.PLLSAI1Q = RCC_PLLQ_DIV2;
  64. PeriphClkInit.PLLSAI1.PLLSAI1R = RCC_PLLR_DIV2;
  65. PeriphClkInit.PLLSAI1.PLLSAI1ClockOut = RCC_PLLSAI1_48M2CLK|RCC_PLLSAI1_ADC1CLK;
  66. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  67. {
  68. Error_Handler();
  69. }
  70. /** Configure the main internal regulator output voltage
  71. */
  72. if (HAL_PWREx_ControlVoltageScaling(PWR_REGULATOR_VOLTAGE_SCALE1) != HAL_OK)
  73. {
  74. Error_Handler();
  75. }
  76. }
  77. #ifdef RT_USING_PM
  78. void SystemClock_MSI_ON(void)
  79. {
  80. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  81. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  82. /* Initializes the CPU, AHB and APB busses clocks */
  83. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  84. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  85. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  86. {
  87. RT_ASSERT(0);
  88. }
  89. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_SYSCLK;
  90. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_MSI;
  91. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_1) != HAL_OK)
  92. {
  93. Error_Handler();
  94. }
  95. }
  96. void SystemClock_MSI_OFF(void)
  97. {
  98. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  99. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  100. RCC_OscInitStruct.HSIState = RCC_MSI_OFF;
  101. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_NONE; /* No update on PLL */
  102. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  103. {
  104. Error_Handler();
  105. }
  106. }
  107. void SystemClock_80M(void)
  108. {
  109. RCC_OscInitTypeDef RCC_OscInitStruct;
  110. RCC_ClkInitTypeDef RCC_ClkInitStruct;
  111. /**Initializes the CPU, AHB and APB busses clocks */
  112. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  113. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  114. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  115. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  116. RCC_OscInitStruct.PLL.PLLM = 1;
  117. RCC_OscInitStruct.PLL.PLLN = 20;
  118. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV7;
  119. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  120. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV2;
  121. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  122. {
  123. Error_Handler();
  124. }
  125. /**Initializes the CPU, AHB and APB busses clocks
  126. */
  127. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK | RCC_CLOCKTYPE_SYSCLK
  128. | RCC_CLOCKTYPE_PCLK1 | RCC_CLOCKTYPE_PCLK2;
  129. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  130. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  131. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  132. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  133. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_4) != HAL_OK)
  134. {
  135. Error_Handler();
  136. }
  137. }
  138. void SystemClock_24M(void)
  139. {
  140. RCC_OscInitTypeDef RCC_OscInitStruct;
  141. RCC_ClkInitTypeDef RCC_ClkInitStruct;
  142. /** Initializes the CPU, AHB and APB busses clocks */
  143. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  144. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  145. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  146. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  147. RCC_OscInitStruct.PLL.PLLM = 1;
  148. RCC_OscInitStruct.PLL.PLLN = 12;
  149. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV7;
  150. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  151. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV4;
  152. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  153. {
  154. Error_Handler();
  155. }
  156. /** Initializes the CPU, AHB and APB busses clocks */
  157. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK | RCC_CLOCKTYPE_SYSCLK
  158. | RCC_CLOCKTYPE_PCLK1 | RCC_CLOCKTYPE_PCLK2;
  159. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  160. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  161. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  162. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  163. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_1) != HAL_OK)
  164. {
  165. Error_Handler();
  166. }
  167. }
  168. void SystemClock_2M(void)
  169. {
  170. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  171. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  172. /* MSI is enabled after System reset, update MSI to 2Mhz (RCC_MSIRANGE_5) */
  173. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  174. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  175. RCC_OscInitStruct.MSIClockRange = RCC_MSIRANGE_5;
  176. RCC_OscInitStruct.MSICalibrationValue = RCC_MSICALIBRATION_DEFAULT;
  177. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_NONE;
  178. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  179. {
  180. /* Initialization Error */
  181. Error_Handler();
  182. }
  183. /* Select MSI as system clock source and configure the HCLK, PCLK1 and PCLK2
  184. clocks dividers */
  185. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_SYSCLK;
  186. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_MSI;
  187. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  188. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  189. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  190. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_0) != HAL_OK)
  191. {
  192. /* Initialization Error */
  193. Error_Handler();
  194. }
  195. }
  196. /**
  197. * @brief Configures system clock after wake-up from STOP: enable HSI, PLL
  198. * and select PLL as system clock source.
  199. * @param None
  200. * @retval None
  201. */
  202. void SystemClock_ReConfig(uint8_t mode)
  203. {
  204. SystemClock_MSI_ON();
  205. switch (mode)
  206. {
  207. case PM_RUN_MODE_HIGH_SPEED:
  208. case PM_RUN_MODE_NORMAL_SPEED:
  209. SystemClock_80M();
  210. break;
  211. case PM_RUN_MODE_MEDIUM_SPEED:
  212. SystemClock_24M();
  213. break;
  214. case PM_RUN_MODE_LOW_SPEED:
  215. SystemClock_2M();
  216. break;
  217. default:
  218. break;
  219. }
  220. // SystemClock_MSI_OFF();
  221. }
  222. #endif /* RT_USING_PM */