board.c 2.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-06 SummerGift first version
  9. */
  10. #include <board.h>
  11. #include <drv_common.h>
  12. void SystemClock_Config(void)
  13. {
  14. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  15. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  16. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  17. /**Configure the main internal regulator output voltage
  18. */
  19. if (HAL_PWREx_ControlVoltageScaling(PWR_REGULATOR_VOLTAGE_SCALE1_BOOST) != HAL_OK)
  20. {
  21. Error_Handler();
  22. }
  23. /**Initializes the CPU, AHB and APB busses clocks
  24. */
  25. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  26. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  27. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  28. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  29. RCC_OscInitStruct.PLL.PLLM = 2;
  30. RCC_OscInitStruct.PLL.PLLN = 30;
  31. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV2;
  32. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  33. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV2;
  34. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  35. {
  36. Error_Handler();
  37. }
  38. /**Initializes the CPU, AHB and APB busses clocks
  39. */
  40. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK|RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  41. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  42. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  43. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  44. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  45. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_5) != HAL_OK)
  46. {
  47. Error_Handler();
  48. }
  49. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_USART3|RCC_PERIPHCLK_DSI|RCC_PERIPHCLK_LTDC;
  50. PeriphClkInit.Usart3ClockSelection = RCC_USART3CLKSOURCE_PCLK1;
  51. PeriphClkInit.DsiClockSelection = RCC_DSICLKSOURCE_DSIPHY;
  52. PeriphClkInit.LtdcClockSelection = RCC_LTDCCLKSOURCE_PLLSAI2_DIV2;
  53. PeriphClkInit.PLLSAI2.PLLSAI2Source = RCC_PLLSOURCE_HSE;
  54. PeriphClkInit.PLLSAI2.PLLSAI2M = 2;
  55. PeriphClkInit.PLLSAI2.PLLSAI2N = 8;
  56. PeriphClkInit.PLLSAI2.PLLSAI2P = RCC_PLLP_DIV2;
  57. PeriphClkInit.PLLSAI2.PLLSAI2R = RCC_PLLR_DIV2;
  58. PeriphClkInit.PLLSAI2.PLLSAI2Q = RCC_PLLQ_DIV2;
  59. PeriphClkInit.PLLSAI2.PLLSAI2ClockOut = RCC_PLLSAI2_LTDCCLK;
  60. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  61. {
  62. Error_Handler();
  63. }
  64. }