board.c 3.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-08-09 supperthomas first version
  9. */
  10. #include <board.h>
  11. #include <drv_common.h>
  12. void SystemClock_Config(void)
  13. {
  14. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  15. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  16. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  17. /** Configure the main internal regulator output voltage
  18. */
  19. if (HAL_PWREx_ControlVoltageScaling(PWR_REGULATOR_VOLTAGE_SCALE1_BOOST) != HAL_OK)
  20. {
  21. Error_Handler();
  22. }
  23. /** Configure LSE Drive Capability
  24. */
  25. HAL_PWR_EnableBkUpAccess();
  26. __HAL_RCC_LSEDRIVE_CONFIG(RCC_LSEDRIVE_LOW);
  27. /** Initializes the RCC Oscillators according to the specified parameters
  28. * in the RCC_OscInitTypeDef structure.
  29. */
  30. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI48|RCC_OSCILLATORTYPE_HSE
  31. |RCC_OSCILLATORTYPE_LSE;
  32. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  33. RCC_OscInitStruct.LSEState = RCC_LSE_ON;
  34. RCC_OscInitStruct.HSI48State = RCC_HSI48_ON;
  35. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  36. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  37. RCC_OscInitStruct.PLL.PLLM = 4;
  38. RCC_OscInitStruct.PLL.PLLN = 60;
  39. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV5;
  40. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  41. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV2;
  42. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  43. {
  44. Error_Handler();
  45. }
  46. /** Initializes the CPU, AHB and APB buses clocks
  47. */
  48. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  49. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  50. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  51. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  52. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  53. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  54. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_5) != HAL_OK)
  55. {
  56. Error_Handler();
  57. }
  58. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_RTC|RCC_PERIPHCLK_USART1
  59. |RCC_PERIPHCLK_I2C1|RCC_PERIPHCLK_I2C3
  60. |RCC_PERIPHCLK_DFSDM1|RCC_PERIPHCLK_USB
  61. |RCC_PERIPHCLK_SDMMC1|RCC_PERIPHCLK_ADC;
  62. PeriphClkInit.Usart1ClockSelection = RCC_USART1CLKSOURCE_PCLK2;
  63. PeriphClkInit.I2c1ClockSelection = RCC_I2C1CLKSOURCE_PCLK1;
  64. PeriphClkInit.I2c3ClockSelection = RCC_I2C3CLKSOURCE_PCLK1;
  65. PeriphClkInit.AdcClockSelection = RCC_ADCCLKSOURCE_PLLSAI1;
  66. PeriphClkInit.Dfsdm1ClockSelection = RCC_DFSDM1CLKSOURCE_PCLK;
  67. PeriphClkInit.RTCClockSelection = RCC_RTCCLKSOURCE_LSE;
  68. PeriphClkInit.UsbClockSelection = RCC_USBCLKSOURCE_HSI48;
  69. PeriphClkInit.Sdmmc1ClockSelection = RCC_SDMMC1CLKSOURCE_PLLP;
  70. PeriphClkInit.PLLSAI1.PLLSAI1Source = RCC_PLLSOURCE_HSE;
  71. PeriphClkInit.PLLSAI1.PLLSAI1M = 5;
  72. PeriphClkInit.PLLSAI1.PLLSAI1N = 96;
  73. PeriphClkInit.PLLSAI1.PLLSAI1P = RCC_PLLP_DIV2;
  74. PeriphClkInit.PLLSAI1.PLLSAI1Q = RCC_PLLQ_DIV4;
  75. PeriphClkInit.PLLSAI1.PLLSAI1R = RCC_PLLR_DIV4;
  76. PeriphClkInit.PLLSAI1.PLLSAI1ClockOut = RCC_PLLSAI1_ADC1CLK;
  77. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  78. {
  79. Error_Handler();
  80. }
  81. }