drv_gpio.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624
  1. /*
  2. * Copyright (c) 2006-2022, Synwit Technology Co.,Ltd.
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-07-01 lik first version
  9. */
  10. #include "drv_gpio.h"
  11. #ifdef RT_USING_PIN
  12. #ifdef BSP_USING_GPIO
  13. //#define DRV_DEBUG
  14. #define LOG_TAG "drv.gpio"
  15. #include <drv_log.h>
  16. #define __SWM_PIN(index, gpio, pin_index) \
  17. { \
  18. index, GPIO##gpio, PIN##pin_index, GPIO##gpio##_IRQn \
  19. }
  20. struct swm_pin_device
  21. {
  22. uint32_t index;
  23. GPIO_TypeDef *gpio;
  24. uint32_t pin;
  25. IRQn_Type irq;
  26. };
  27. static const struct swm_pin_device pin_obj[] =
  28. {
  29. __SWM_PIN(0, A, 0),
  30. __SWM_PIN(1, A, 1),
  31. __SWM_PIN(2, A, 2),
  32. __SWM_PIN(3, A, 3),
  33. __SWM_PIN(4, A, 4),
  34. __SWM_PIN(5, A, 5),
  35. __SWM_PIN(6, A, 6),
  36. __SWM_PIN(7, A, 7),
  37. __SWM_PIN(8, A, 8),
  38. __SWM_PIN(9, A, 9),
  39. __SWM_PIN(10, A, 10),
  40. __SWM_PIN(11, A, 11),
  41. __SWM_PIN(12, A, 12),
  42. __SWM_PIN(13, A, 13),
  43. __SWM_PIN(14, A, 14),
  44. __SWM_PIN(15, A, 15),
  45. __SWM_PIN(16, B, 0),
  46. __SWM_PIN(17, B, 1),
  47. __SWM_PIN(18, B, 2),
  48. __SWM_PIN(19, B, 3),
  49. __SWM_PIN(20, B, 4),
  50. __SWM_PIN(21, B, 5),
  51. __SWM_PIN(22, B, 6),
  52. __SWM_PIN(23, B, 7),
  53. __SWM_PIN(24, B, 8),
  54. __SWM_PIN(25, B, 9),
  55. __SWM_PIN(26, B, 10),
  56. __SWM_PIN(27, B, 11),
  57. __SWM_PIN(28, B, 12),
  58. __SWM_PIN(29, B, 13),
  59. __SWM_PIN(30, B, 14),
  60. __SWM_PIN(31, B, 15),
  61. __SWM_PIN(32, C, 0),
  62. __SWM_PIN(33, C, 1),
  63. __SWM_PIN(34, C, 2),
  64. __SWM_PIN(35, C, 3),
  65. __SWM_PIN(36, C, 4),
  66. __SWM_PIN(37, C, 5),
  67. __SWM_PIN(38, C, 6),
  68. __SWM_PIN(39, C, 7),
  69. __SWM_PIN(40, C, 8),
  70. __SWM_PIN(41, C, 9),
  71. __SWM_PIN(42, C, 10),
  72. __SWM_PIN(43, C, 11),
  73. __SWM_PIN(44, C, 12),
  74. __SWM_PIN(45, C, 13),
  75. __SWM_PIN(46, C, 14),
  76. __SWM_PIN(47, C, 15),
  77. __SWM_PIN(48, D, 0),
  78. __SWM_PIN(49, D, 1),
  79. __SWM_PIN(50, D, 2),
  80. __SWM_PIN(51, D, 3),
  81. __SWM_PIN(52, D, 4),
  82. __SWM_PIN(53, D, 5),
  83. __SWM_PIN(54, D, 6),
  84. __SWM_PIN(55, D, 7),
  85. __SWM_PIN(56, D, 8),
  86. __SWM_PIN(57, D, 9),
  87. __SWM_PIN(58, D, 10),
  88. __SWM_PIN(59, D, 11),
  89. __SWM_PIN(60, D, 12),
  90. __SWM_PIN(61, D, 13),
  91. __SWM_PIN(62, D, 14),
  92. __SWM_PIN(63, D, 15),
  93. __SWM_PIN(64, E, 0),
  94. __SWM_PIN(65, E, 1),
  95. __SWM_PIN(66, E, 2),
  96. __SWM_PIN(67, E, 3),
  97. __SWM_PIN(68, E, 4),
  98. __SWM_PIN(69, E, 5),
  99. __SWM_PIN(70, E, 6),
  100. __SWM_PIN(71, E, 7),
  101. __SWM_PIN(72, E, 8),
  102. __SWM_PIN(73, E, 9),
  103. __SWM_PIN(74, E, 10),
  104. __SWM_PIN(75, E, 11),
  105. __SWM_PIN(76, E, 12),
  106. __SWM_PIN(77, E, 13),
  107. __SWM_PIN(78, E, 14),
  108. __SWM_PIN(79, E, 15),
  109. __SWM_PIN(80, M, 0),
  110. __SWM_PIN(81, M, 1),
  111. __SWM_PIN(82, M, 2),
  112. __SWM_PIN(83, M, 3),
  113. __SWM_PIN(84, M, 4),
  114. __SWM_PIN(85, M, 5),
  115. __SWM_PIN(86, M, 6),
  116. __SWM_PIN(87, M, 7),
  117. __SWM_PIN(88, M, 8),
  118. __SWM_PIN(89, M, 9),
  119. __SWM_PIN(90, M, 10),
  120. __SWM_PIN(91, M, 11),
  121. __SWM_PIN(92, M, 12),
  122. __SWM_PIN(93, M, 13),
  123. __SWM_PIN(94, M, 14),
  124. __SWM_PIN(95, M, 15),
  125. __SWM_PIN(96, N, 0),
  126. __SWM_PIN(97, N, 1),
  127. __SWM_PIN(98, N, 2),
  128. __SWM_PIN(99, N, 3),
  129. __SWM_PIN(100, N, 4),
  130. __SWM_PIN(101, N, 5),
  131. __SWM_PIN(102, N, 6),
  132. __SWM_PIN(103, N, 7),
  133. __SWM_PIN(104, N, 8),
  134. __SWM_PIN(105, N, 9),
  135. __SWM_PIN(106, N, 10),
  136. __SWM_PIN(107, N, 11),
  137. __SWM_PIN(108, N, 12),
  138. __SWM_PIN(109, N, 13),
  139. __SWM_PIN(110, N, 14),
  140. __SWM_PIN(111, N, 15)};
  141. static struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  142. {
  143. {0, 0, RT_NULL, RT_NULL},
  144. {1, 0, RT_NULL, RT_NULL},
  145. {2, 0, RT_NULL, RT_NULL},
  146. {3, 0, RT_NULL, RT_NULL},
  147. {4, 0, RT_NULL, RT_NULL},
  148. {5, 0, RT_NULL, RT_NULL},
  149. {6, 0, RT_NULL, RT_NULL},
  150. {7, 0, RT_NULL, RT_NULL},
  151. {8, 0, RT_NULL, RT_NULL},
  152. {9, 0, RT_NULL, RT_NULL},
  153. {10, 0, RT_NULL, RT_NULL},
  154. {11, 0, RT_NULL, RT_NULL},
  155. {12, 0, RT_NULL, RT_NULL},
  156. {13, 0, RT_NULL, RT_NULL},
  157. {14, 0, RT_NULL, RT_NULL},
  158. {15, 0, RT_NULL, RT_NULL},
  159. {16, 0, RT_NULL, RT_NULL},
  160. {17, 0, RT_NULL, RT_NULL},
  161. {18, 0, RT_NULL, RT_NULL},
  162. {19, 0, RT_NULL, RT_NULL},
  163. {20, 0, RT_NULL, RT_NULL},
  164. {21, 0, RT_NULL, RT_NULL},
  165. {22, 0, RT_NULL, RT_NULL},
  166. {23, 0, RT_NULL, RT_NULL},
  167. {24, 0, RT_NULL, RT_NULL},
  168. {25, 0, RT_NULL, RT_NULL},
  169. {26, 0, RT_NULL, RT_NULL},
  170. {27, 0, RT_NULL, RT_NULL},
  171. {28, 0, RT_NULL, RT_NULL},
  172. {29, 0, RT_NULL, RT_NULL},
  173. {30, 0, RT_NULL, RT_NULL},
  174. {31, 0, RT_NULL, RT_NULL},
  175. {32, 0, RT_NULL, RT_NULL},
  176. {33, 0, RT_NULL, RT_NULL},
  177. {34, 0, RT_NULL, RT_NULL},
  178. {35, 0, RT_NULL, RT_NULL},
  179. {36, 0, RT_NULL, RT_NULL},
  180. {37, 0, RT_NULL, RT_NULL},
  181. {38, 0, RT_NULL, RT_NULL},
  182. {39, 0, RT_NULL, RT_NULL},
  183. {40, 0, RT_NULL, RT_NULL},
  184. {41, 0, RT_NULL, RT_NULL},
  185. {42, 0, RT_NULL, RT_NULL},
  186. {43, 0, RT_NULL, RT_NULL},
  187. {44, 0, RT_NULL, RT_NULL},
  188. {45, 0, RT_NULL, RT_NULL},
  189. {46, 0, RT_NULL, RT_NULL},
  190. {47, 0, RT_NULL, RT_NULL},
  191. {48, 0, RT_NULL, RT_NULL},
  192. {49, 0, RT_NULL, RT_NULL},
  193. {50, 0, RT_NULL, RT_NULL},
  194. {51, 0, RT_NULL, RT_NULL},
  195. {52, 0, RT_NULL, RT_NULL},
  196. {53, 0, RT_NULL, RT_NULL},
  197. {54, 0, RT_NULL, RT_NULL},
  198. {55, 0, RT_NULL, RT_NULL},
  199. {56, 0, RT_NULL, RT_NULL},
  200. {57, 0, RT_NULL, RT_NULL},
  201. {58, 0, RT_NULL, RT_NULL},
  202. {59, 0, RT_NULL, RT_NULL},
  203. {60, 0, RT_NULL, RT_NULL},
  204. {61, 0, RT_NULL, RT_NULL},
  205. {62, 0, RT_NULL, RT_NULL},
  206. {63, 0, RT_NULL, RT_NULL},
  207. {64, 0, RT_NULL, RT_NULL},
  208. {65, 0, RT_NULL, RT_NULL},
  209. {66, 0, RT_NULL, RT_NULL},
  210. {67, 0, RT_NULL, RT_NULL},
  211. {68, 0, RT_NULL, RT_NULL},
  212. {69, 0, RT_NULL, RT_NULL},
  213. {70, 0, RT_NULL, RT_NULL},
  214. {71, 0, RT_NULL, RT_NULL},
  215. {72, 0, RT_NULL, RT_NULL},
  216. {73, 0, RT_NULL, RT_NULL},
  217. {74, 0, RT_NULL, RT_NULL},
  218. {75, 0, RT_NULL, RT_NULL},
  219. {76, 0, RT_NULL, RT_NULL},
  220. {77, 0, RT_NULL, RT_NULL},
  221. {78, 0, RT_NULL, RT_NULL},
  222. {79, 0, RT_NULL, RT_NULL},
  223. {80, 0, RT_NULL, RT_NULL},
  224. {81, 0, RT_NULL, RT_NULL},
  225. {82, 0, RT_NULL, RT_NULL},
  226. {83, 0, RT_NULL, RT_NULL},
  227. {84, 0, RT_NULL, RT_NULL},
  228. {85, 0, RT_NULL, RT_NULL},
  229. {86, 0, RT_NULL, RT_NULL},
  230. {87, 0, RT_NULL, RT_NULL},
  231. {88, 0, RT_NULL, RT_NULL},
  232. {89, 0, RT_NULL, RT_NULL},
  233. {90, 0, RT_NULL, RT_NULL},
  234. {91, 0, RT_NULL, RT_NULL},
  235. {92, 0, RT_NULL, RT_NULL},
  236. {93, 0, RT_NULL, RT_NULL},
  237. {94, 0, RT_NULL, RT_NULL},
  238. {95, 0, RT_NULL, RT_NULL},
  239. {96, 0, RT_NULL, RT_NULL},
  240. {97, 0, RT_NULL, RT_NULL},
  241. {98, 0, RT_NULL, RT_NULL},
  242. {99, 0, RT_NULL, RT_NULL},
  243. {100, 0, RT_NULL, RT_NULL},
  244. {101, 0, RT_NULL, RT_NULL},
  245. {102, 0, RT_NULL, RT_NULL},
  246. {103, 0, RT_NULL, RT_NULL},
  247. {104, 0, RT_NULL, RT_NULL},
  248. {105, 0, RT_NULL, RT_NULL},
  249. {106, 0, RT_NULL, RT_NULL},
  250. {107, 0, RT_NULL, RT_NULL},
  251. {108, 0, RT_NULL, RT_NULL},
  252. {109, 0, RT_NULL, RT_NULL},
  253. {110, 0, RT_NULL, RT_NULL},
  254. {111, 0, RT_NULL, RT_NULL}};
  255. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  256. static const struct swm_pin_device *_pin2struct(uint8_t pin)
  257. {
  258. const struct swm_pin_device *gpio_obj;
  259. if (pin < ITEM_NUM(pin_obj))
  260. {
  261. gpio_obj = &pin_obj[pin];
  262. }
  263. else
  264. {
  265. gpio_obj = RT_NULL;
  266. }
  267. return gpio_obj;
  268. }
  269. static void swm_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  270. {
  271. const struct swm_pin_device *gpio_obj;
  272. int dir = 0;
  273. int pull_up = 0;
  274. int pull_down = 0;
  275. int open_drain = 0;
  276. gpio_obj = _pin2struct(pin);
  277. if (gpio_obj == RT_NULL)
  278. {
  279. return;
  280. }
  281. /* Configure GPIO_InitStructure */
  282. switch (mode)
  283. {
  284. case PIN_MODE_OUTPUT:
  285. /* output setting */
  286. dir = 1;
  287. break;
  288. case PIN_MODE_INPUT:
  289. /* input setting: not pull. */
  290. dir = 0;
  291. break;
  292. case PIN_MODE_INPUT_PULLUP:
  293. /* input setting: pull up. */
  294. dir = 0;
  295. pull_up = 1;
  296. break;
  297. case PIN_MODE_INPUT_PULLDOWN:
  298. /* input setting: pull down. */
  299. dir = 0;
  300. pull_down = 1;
  301. break;
  302. case PIN_MODE_OUTPUT_OD:
  303. /* output setting: od. */
  304. dir = 1;
  305. open_drain = 1;
  306. break;
  307. }
  308. GPIO_Init(gpio_obj->gpio, gpio_obj->pin, dir, pull_up, pull_down, open_drain);
  309. }
  310. static void swm_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  311. {
  312. const struct swm_pin_device *gpio_obj;
  313. gpio_obj = _pin2struct(pin);
  314. if (gpio_obj == RT_NULL)
  315. {
  316. return;
  317. }
  318. if (value)
  319. {
  320. GPIO_AtomicSetBit(gpio_obj->gpio, gpio_obj->pin);
  321. }
  322. else
  323. {
  324. GPIO_AtomicClrBit(gpio_obj->gpio, gpio_obj->pin);
  325. }
  326. }
  327. static rt_int8_t swm_pin_read(rt_device_t dev, rt_base_t pin)
  328. {
  329. const struct swm_pin_device *gpio_obj;
  330. gpio_obj = _pin2struct(pin);
  331. if (gpio_obj == RT_NULL)
  332. {
  333. return PIN_LOW;
  334. }
  335. return (rt_int8_t)GPIO_GetBit(gpio_obj->gpio, gpio_obj->pin);
  336. }
  337. static rt_err_t swm_pin_attach_irq(struct rt_device *device,
  338. rt_base_t pin,
  339. rt_uint8_t mode,
  340. void (*hdr)(void *args),
  341. void *args)
  342. {
  343. rt_base_t level;
  344. level = rt_hw_interrupt_disable();
  345. if (pin_irq_hdr_tab[pin].pin == pin &&
  346. pin_irq_hdr_tab[pin].mode == mode &&
  347. pin_irq_hdr_tab[pin].hdr == hdr &&
  348. pin_irq_hdr_tab[pin].args == args)
  349. {
  350. rt_hw_interrupt_enable(level);
  351. return RT_EOK;
  352. }
  353. pin_irq_hdr_tab[pin].pin = pin;
  354. pin_irq_hdr_tab[pin].mode = mode;
  355. pin_irq_hdr_tab[pin].hdr = hdr;
  356. pin_irq_hdr_tab[pin].args = args;
  357. rt_hw_interrupt_enable(level);
  358. return RT_EOK;
  359. }
  360. static rt_err_t swm_pin_detach_irq(struct rt_device *device, rt_base_t pin)
  361. {
  362. rt_base_t level;
  363. level = rt_hw_interrupt_disable();
  364. pin_irq_hdr_tab[pin].mode = 0;
  365. pin_irq_hdr_tab[pin].hdr = RT_NULL;
  366. pin_irq_hdr_tab[pin].args = RT_NULL;
  367. rt_hw_interrupt_enable(level);
  368. return RT_EOK;
  369. }
  370. static rt_err_t swm_pin_irq_enable(struct rt_device *device,
  371. rt_base_t pin,
  372. rt_uint8_t enabled)
  373. {
  374. const struct swm_pin_device *gpio_obj;
  375. rt_base_t level = 0;
  376. gpio_obj = _pin2struct(pin);
  377. if (gpio_obj == RT_NULL)
  378. {
  379. return -RT_ENOSYS;
  380. }
  381. if (enabled == PIN_IRQ_ENABLE)
  382. {
  383. switch (pin_irq_hdr_tab[pin].mode)
  384. {
  385. case PIN_IRQ_MODE_RISING:
  386. GPIO_Init(gpio_obj->gpio, gpio_obj->pin, 0, 0, 1, 0);
  387. EXTI_Init(gpio_obj->gpio, gpio_obj->pin, EXTI_RISE_EDGE);
  388. break;
  389. case PIN_IRQ_MODE_FALLING:
  390. GPIO_Init(gpio_obj->gpio, gpio_obj->pin, 0, 1, 0, 0);
  391. EXTI_Init(gpio_obj->gpio, gpio_obj->pin, EXTI_FALL_EDGE);
  392. break;
  393. case PIN_IRQ_MODE_RISING_FALLING:
  394. GPIO_Init(gpio_obj->gpio, gpio_obj->pin, 0, 1, 1, 0);
  395. EXTI_Init(gpio_obj->gpio, gpio_obj->pin, EXTI_BOTH_EDGE);
  396. break;
  397. case PIN_IRQ_MODE_HIGH_LEVEL:
  398. GPIO_Init(gpio_obj->gpio, gpio_obj->pin, 0, 0, 1, 0);
  399. EXTI_Init(gpio_obj->gpio, gpio_obj->pin, EXTI_HIGH_LEVEL);
  400. break;
  401. case PIN_IRQ_MODE_LOW_LEVEL:
  402. GPIO_Init(gpio_obj->gpio, gpio_obj->pin, 0, 1, 0, 0);
  403. EXTI_Init(gpio_obj->gpio, gpio_obj->pin, EXTI_LOW_LEVEL);
  404. break;
  405. default:
  406. return -RT_EINVAL;
  407. }
  408. level = rt_hw_interrupt_disable();
  409. NVIC_EnableIRQ(gpio_obj->irq);
  410. EXTI_Open(gpio_obj->gpio, gpio_obj->pin);
  411. rt_hw_interrupt_enable(level);
  412. }
  413. else if (enabled == PIN_IRQ_DISABLE)
  414. {
  415. level = rt_hw_interrupt_disable();
  416. // NVIC_DisableIRQ(gpio_obj->irq);
  417. EXTI_Close(gpio_obj->gpio, gpio_obj->pin);
  418. rt_hw_interrupt_enable(level);
  419. }
  420. else
  421. {
  422. return -RT_ENOSYS;
  423. }
  424. return RT_EOK;
  425. }
  426. static rt_base_t swm_pin_get(const char *name)
  427. {
  428. rt_base_t pin = 0;
  429. int pin_num = 0;
  430. int i, name_len;
  431. name_len = rt_strlen(name);
  432. if ((name_len < 4) || (name_len >= 6))
  433. {
  434. goto out;
  435. }
  436. if ((name[0] != 'P') || (name[2] != '.'))
  437. {
  438. goto out;
  439. }
  440. switch(name[1])
  441. {
  442. case 'A':
  443. pin = 0;
  444. break;
  445. case 'B':
  446. pin = 16;
  447. break;
  448. case 'C':
  449. pin = 32;
  450. break;
  451. case 'D':
  452. pin = 48;
  453. break;
  454. case 'E':
  455. pin = 64;
  456. break;
  457. case 'M':
  458. pin = 80;
  459. break;
  460. case 'N':
  461. pin = 96;
  462. break;
  463. default:
  464. goto out;
  465. }
  466. for (i = 3; i < name_len; i++)
  467. {
  468. pin_num *= 10;
  469. pin_num += name[i] - '0';
  470. }
  471. if(pin_num < 16)
  472. {
  473. pin += pin_num;
  474. }
  475. else
  476. {
  477. goto out;
  478. }
  479. return pin;
  480. out:
  481. rt_kprintf("Px.y x:A/B/C/D/E/M/N y:0~15, e.g. PA.0\n");
  482. return -RT_EINVAL;
  483. }
  484. static const struct rt_pin_ops swm_pin_ops =
  485. {
  486. .pin_mode = swm_pin_mode,
  487. .pin_write = swm_pin_write,
  488. .pin_read = swm_pin_read,
  489. .pin_attach_irq = swm_pin_attach_irq,
  490. .pin_detach_irq = swm_pin_detach_irq,
  491. .pin_irq_enable = swm_pin_irq_enable,
  492. .pin_get = swm_pin_get};
  493. static void swm_pin_isr(GPIO_TypeDef *GPIOx)
  494. {
  495. static int gpio[16];
  496. int index = 0;
  497. static int init = 0;
  498. const struct swm_pin_device *gpio_obj;
  499. if (init == 0)
  500. {
  501. init = 1;
  502. for (gpio_obj = &pin_obj[0];
  503. gpio_obj->index < ITEM_NUM(pin_obj);
  504. gpio_obj++)
  505. {
  506. if (gpio_obj->gpio == GPIOx)
  507. {
  508. gpio[index] = gpio_obj->index;
  509. index++;
  510. RT_ASSERT(index <= 16)
  511. }
  512. }
  513. }
  514. for (index = 0; index < 16; index++)
  515. {
  516. gpio_obj = _pin2struct(gpio[index]);
  517. if (EXTI_State(gpio_obj->gpio, gpio_obj->pin))
  518. {
  519. EXTI_Clear(gpio_obj->gpio, gpio_obj->pin);
  520. if (pin_irq_hdr_tab[gpio_obj->index].hdr)
  521. {
  522. pin_irq_hdr_tab[gpio_obj->index].hdr(pin_irq_hdr_tab[gpio_obj->index].args);
  523. }
  524. }
  525. }
  526. }
  527. void GPIOA_Handler(void)
  528. {
  529. rt_interrupt_enter();
  530. swm_pin_isr(GPIOA);
  531. rt_interrupt_leave();
  532. }
  533. void GPIOB_Handler(void)
  534. {
  535. rt_interrupt_enter();
  536. swm_pin_isr(GPIOB);
  537. rt_interrupt_leave();
  538. }
  539. void GPIOC_Handler(void)
  540. {
  541. rt_interrupt_enter();
  542. swm_pin_isr(GPIOC);
  543. rt_interrupt_leave();
  544. }
  545. void GPIOD_Handler(void)
  546. {
  547. rt_interrupt_enter();
  548. swm_pin_isr(GPIOD);
  549. rt_interrupt_leave();
  550. }
  551. void GPIOE_Handler(void)
  552. {
  553. rt_interrupt_enter();
  554. swm_pin_isr(GPIOE);
  555. rt_interrupt_leave();
  556. }
  557. void GPIOM_Handler(void)
  558. {
  559. rt_interrupt_enter();
  560. swm_pin_isr(GPIOM);
  561. rt_interrupt_leave();
  562. }
  563. void GPION_Handler(void)
  564. {
  565. rt_interrupt_enter();
  566. swm_pin_isr(GPION);
  567. rt_interrupt_leave();
  568. }
  569. int swm_pin_init(void)
  570. {
  571. return rt_device_pin_register("pin", &swm_pin_ops, RT_NULL);
  572. }
  573. #endif /* BSP_USING_GPIO */
  574. #endif /* RT_USING_PIN */