xparameters.h 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511
  1. #ifndef XPARAMETERS_H /* prevent circular inclusions */
  2. #define XPARAMETERS_H /* by using protection macros */
  3. /* Definition for CPU ID */
  4. #define XPAR_CPU_ID 0U
  5. /* Definitions for peripheral PSU_CORTEXR5_0 */
  6. #define XPAR_PSU_CORTEXR5_0_CPU_CLK_FREQ_HZ 499994995
  7. /******************************************************************/
  8. /* Canonical definitions for peripheral PSU_CORTEXR5_0 */
  9. #define XPAR_CPU_CORTEXR5_0_CPU_CLK_FREQ_HZ 499994995
  10. /******************************************************************/
  11. /* Definition for PSS REF CLK FREQUENCY */
  12. #define XPAR_PSU_PSS_REF_CLK_FREQ_HZ 33333000U
  13. #include "xparameters_ps.h"
  14. /******************************************************************/
  15. /*Definitions for peripheral PSU_R5_DDR_1 */
  16. #define XPAR_PSU_R5_DDR_1_S_AXI_BASEADDR 0x0
  17. #define XPAR_PSU_R5_DDR_1_S_AXI_HIGHADDR 0x7fffffff
  18. /* Number of Fabric Resets */
  19. #define XPAR_NUM_FABRIC_RESETS 1
  20. #define STDIN_BASEADDRESS 0xFF000000
  21. #define STDOUT_BASEADDRESS 0xFF000000
  22. /******************************************************************/
  23. /* Platform specific definitions */
  24. #define PLATFORM_ZYNQMP
  25. /* Definitions for debug logic configuration in lockstep mode */
  26. #define LOCKSTEP_MODE_DEBUG 0U
  27. /* Definitions for sleep timer configuration */
  28. #define XSLEEP_TIMER_IS_DEFAULT_TIMER
  29. /* Definitions for processor access to RPU/IOU slcr address space*/
  30. #define PROCESSOR_ACCESS_VALUE 255
  31. /******************************************************************/
  32. /* Definitions for driver AVBUF */
  33. #define XPAR_XAVBUF_NUM_INSTANCES 1
  34. /* Definitions for peripheral PSU_DP */
  35. #define XPAR_PSU_DP_DEVICE_ID 0
  36. #define XPAR_PSU_DP_BASEADDR 0xFD4A0000
  37. #define XPAR_PSU_DP_HIGHADDR 0xFD4AFFFF
  38. /******************************************************************/
  39. /* Canonical definitions for peripheral PSU_DP */
  40. #define XPAR_XAVBUF_0_DEVICE_ID XPAR_PSU_DP_DEVICE_ID
  41. #define XPAR_XAVBUF_0_BASEADDR 0xFD4A0000
  42. #define XPAR_XAVBUF_0_HIGHADDR 0xFD4AFFFF
  43. /******************************************************************/
  44. /* Definitions for driver AXIPMON */
  45. #define XPAR_XAXIPMON_NUM_INSTANCES 4U
  46. /* Definitions for peripheral PSU_APM_0 */
  47. #define XPAR_PSU_APM_0_DEVICE_ID 0U
  48. #define XPAR_PSU_APM_0_BASEADDR 0xFD0B0000U
  49. #define XPAR_PSU_APM_0_HIGHADDR 0xFD0BFFFFU
  50. #define XPAR_PSU_APM_0_GLOBAL_COUNT_WIDTH 32U
  51. #define XPAR_PSU_APM_0_METRICS_SAMPLE_COUNT_WIDTH 32U
  52. #define XPAR_PSU_APM_0_ENABLE_EVENT_COUNT 1U
  53. #define XPAR_PSU_APM_0_NUM_MONITOR_SLOTS 6U
  54. #define XPAR_PSU_APM_0_NUM_OF_COUNTERS 10U
  55. #define XPAR_PSU_APM_0_HAVE_SAMPLED_METRIC_CNT 1U
  56. #define XPAR_PSU_APM_0_ENABLE_EVENT_LOG 0U
  57. #define XPAR_PSU_APM_0_FIFO_AXIS_DEPTH 32U
  58. #define XPAR_PSU_APM_0_FIFO_AXIS_TDATA_WIDTH 56U
  59. #define XPAR_PSU_APM_0_FIFO_AXIS_TID_WIDTH 1U
  60. #define XPAR_PSU_APM_0_METRIC_COUNT_SCALE 1U
  61. #define XPAR_PSU_APM_0_ENABLE_ADVANCED 1U
  62. #define XPAR_PSU_APM_0_ENABLE_PROFILE 0U
  63. #define XPAR_PSU_APM_0_ENABLE_TRACE 0U
  64. #define XPAR_PSU_APM_0_S_AXI4_BASEADDR 0x00000000U
  65. #define XPAR_PSU_APM_0_S_AXI4_HIGHADDR 0x00000000U
  66. #define XPAR_PSU_APM_0_ENABLE_32BIT_FILTER_ID 1U
  67. /* Definitions for peripheral PSU_APM_1 */
  68. #define XPAR_PSU_APM_1_DEVICE_ID 1U
  69. #define XPAR_PSU_APM_1_BASEADDR 0xFFA00000U
  70. #define XPAR_PSU_APM_1_HIGHADDR 0xFFA0FFFFU
  71. #define XPAR_PSU_APM_1_GLOBAL_COUNT_WIDTH 32U
  72. #define XPAR_PSU_APM_1_METRICS_SAMPLE_COUNT_WIDTH 32U
  73. #define XPAR_PSU_APM_1_ENABLE_EVENT_COUNT 1U
  74. #define XPAR_PSU_APM_1_NUM_MONITOR_SLOTS 1U
  75. #define XPAR_PSU_APM_1_NUM_OF_COUNTERS 3U
  76. #define XPAR_PSU_APM_1_HAVE_SAMPLED_METRIC_CNT 1U
  77. #define XPAR_PSU_APM_1_ENABLE_EVENT_LOG 0U
  78. #define XPAR_PSU_APM_1_FIFO_AXIS_DEPTH 32U
  79. #define XPAR_PSU_APM_1_FIFO_AXIS_TDATA_WIDTH 56U
  80. #define XPAR_PSU_APM_1_FIFO_AXIS_TID_WIDTH 1U
  81. #define XPAR_PSU_APM_1_METRIC_COUNT_SCALE 1U
  82. #define XPAR_PSU_APM_1_ENABLE_ADVANCED 1U
  83. #define XPAR_PSU_APM_1_ENABLE_PROFILE 0U
  84. #define XPAR_PSU_APM_1_ENABLE_TRACE 0U
  85. #define XPAR_PSU_APM_1_S_AXI4_BASEADDR 0x00000000U
  86. #define XPAR_PSU_APM_1_S_AXI4_HIGHADDR 0x00000000U
  87. #define XPAR_PSU_APM_1_ENABLE_32BIT_FILTER_ID 1U
  88. /* Definitions for peripheral PSU_APM_2 */
  89. #define XPAR_PSU_APM_2_DEVICE_ID 2U
  90. #define XPAR_PSU_APM_2_BASEADDR 0xFFA10000U
  91. #define XPAR_PSU_APM_2_HIGHADDR 0xFFA1FFFFU
  92. #define XPAR_PSU_APM_2_GLOBAL_COUNT_WIDTH 32U
  93. #define XPAR_PSU_APM_2_METRICS_SAMPLE_COUNT_WIDTH 32U
  94. #define XPAR_PSU_APM_2_ENABLE_EVENT_COUNT 1U
  95. #define XPAR_PSU_APM_2_NUM_MONITOR_SLOTS 1U
  96. #define XPAR_PSU_APM_2_NUM_OF_COUNTERS 3U
  97. #define XPAR_PSU_APM_2_HAVE_SAMPLED_METRIC_CNT 1U
  98. #define XPAR_PSU_APM_2_ENABLE_EVENT_LOG 0U
  99. #define XPAR_PSU_APM_2_FIFO_AXIS_DEPTH 32U
  100. #define XPAR_PSU_APM_2_FIFO_AXIS_TDATA_WIDTH 56U
  101. #define XPAR_PSU_APM_2_FIFO_AXIS_TID_WIDTH 1U
  102. #define XPAR_PSU_APM_2_METRIC_COUNT_SCALE 1U
  103. #define XPAR_PSU_APM_2_ENABLE_ADVANCED 1U
  104. #define XPAR_PSU_APM_2_ENABLE_PROFILE 0U
  105. #define XPAR_PSU_APM_2_ENABLE_TRACE 0U
  106. #define XPAR_PSU_APM_2_S_AXI4_BASEADDR 0x00000000U
  107. #define XPAR_PSU_APM_2_S_AXI4_HIGHADDR 0x00000000U
  108. #define XPAR_PSU_APM_2_ENABLE_32BIT_FILTER_ID 1U
  109. /* Definitions for peripheral PSU_APM_5 */
  110. #define XPAR_PSU_APM_5_DEVICE_ID 3U
  111. #define XPAR_PSU_APM_5_BASEADDR 0xFD490000U
  112. #define XPAR_PSU_APM_5_HIGHADDR 0xFD49FFFFU
  113. #define XPAR_PSU_APM_5_GLOBAL_COUNT_WIDTH 32U
  114. #define XPAR_PSU_APM_5_METRICS_SAMPLE_COUNT_WIDTH 32U
  115. #define XPAR_PSU_APM_5_ENABLE_EVENT_COUNT 1U
  116. #define XPAR_PSU_APM_5_NUM_MONITOR_SLOTS 1U
  117. #define XPAR_PSU_APM_5_NUM_OF_COUNTERS 3U
  118. #define XPAR_PSU_APM_5_HAVE_SAMPLED_METRIC_CNT 1U
  119. #define XPAR_PSU_APM_5_ENABLE_EVENT_LOG 0U
  120. #define XPAR_PSU_APM_5_FIFO_AXIS_DEPTH 32U
  121. #define XPAR_PSU_APM_5_FIFO_AXIS_TDATA_WIDTH 56U
  122. #define XPAR_PSU_APM_5_FIFO_AXIS_TID_WIDTH 1U
  123. #define XPAR_PSU_APM_5_METRIC_COUNT_SCALE 1U
  124. #define XPAR_PSU_APM_5_ENABLE_ADVANCED 1U
  125. #define XPAR_PSU_APM_5_ENABLE_PROFILE 0U
  126. #define XPAR_PSU_APM_5_ENABLE_TRACE 0U
  127. #define XPAR_PSU_APM_5_S_AXI4_BASEADDR 0x00000000U
  128. #define XPAR_PSU_APM_5_S_AXI4_HIGHADDR 0x00000000U
  129. #define XPAR_PSU_APM_5_ENABLE_32BIT_FILTER_ID 1U
  130. /******************************************************************/
  131. /* Canonical definitions for peripheral PSU_APM_0 */
  132. #define XPAR_AXIPMON_0_DEVICE_ID XPAR_PSU_APM_0_DEVICE_ID
  133. #define XPAR_AXIPMON_0_BASEADDR 0xFD0B0000U
  134. #define XPAR_AXIPMON_0_HIGHADDR 0xFD0BFFFFU
  135. #define XPAR_AXIPMON_0_GLOBAL_COUNT_WIDTH 32U
  136. #define XPAR_AXIPMON_0_METRICS_SAMPLE_COUNT_WIDTH 32U
  137. #define XPAR_AXIPMON_0_ENABLE_EVENT_COUNT 1U
  138. #define XPAR_AXIPMON_0_NUM_MONITOR_SLOTS 6U
  139. #define XPAR_AXIPMON_0_NUM_OF_COUNTERS 10U
  140. #define XPAR_AXIPMON_0_HAVE_SAMPLED_METRIC_CNT 1U
  141. #define XPAR_AXIPMON_0_ENABLE_EVENT_LOG 0U
  142. #define XPAR_AXIPMON_0_FIFO_AXIS_DEPTH 32U
  143. #define XPAR_AXIPMON_0_FIFO_AXIS_TDATA_WIDTH 56U
  144. #define XPAR_AXIPMON_0_FIFO_AXIS_TID_WIDTH 1U
  145. #define XPAR_AXIPMON_0_METRIC_COUNT_SCALE 1U
  146. #define XPAR_AXIPMON_0_ENABLE_ADVANCED 1U
  147. #define XPAR_AXIPMON_0_ENABLE_PROFILE 0U
  148. #define XPAR_AXIPMON_0_ENABLE_TRACE 0U
  149. #define XPAR_AXIPMON_0_S_AXI4_BASEADDR 0x00000000U
  150. #define XPAR_AXIPMON_0_S_AXI4_HIGHADDR 0x00000000U
  151. #define XPAR_AXIPMON_0_ENABLE_32BIT_FILTER_ID 1U
  152. /* Canonical definitions for peripheral PSU_APM_1 */
  153. #define XPAR_AXIPMON_1_DEVICE_ID XPAR_PSU_APM_1_DEVICE_ID
  154. #define XPAR_AXIPMON_1_BASEADDR 0xFFA00000U
  155. #define XPAR_AXIPMON_1_HIGHADDR 0xFFA0FFFFU
  156. #define XPAR_AXIPMON_1_GLOBAL_COUNT_WIDTH 32U
  157. #define XPAR_AXIPMON_1_METRICS_SAMPLE_COUNT_WIDTH 32U
  158. #define XPAR_AXIPMON_1_ENABLE_EVENT_COUNT 1U
  159. #define XPAR_AXIPMON_1_NUM_MONITOR_SLOTS 1U
  160. #define XPAR_AXIPMON_1_NUM_OF_COUNTERS 3U
  161. #define XPAR_AXIPMON_1_HAVE_SAMPLED_METRIC_CNT 1U
  162. #define XPAR_AXIPMON_1_ENABLE_EVENT_LOG 0U
  163. #define XPAR_AXIPMON_1_FIFO_AXIS_DEPTH 32U
  164. #define XPAR_AXIPMON_1_FIFO_AXIS_TDATA_WIDTH 56U
  165. #define XPAR_AXIPMON_1_FIFO_AXIS_TID_WIDTH 1U
  166. #define XPAR_AXIPMON_1_METRIC_COUNT_SCALE 1U
  167. #define XPAR_AXIPMON_1_ENABLE_ADVANCED 1U
  168. #define XPAR_AXIPMON_1_ENABLE_PROFILE 0U
  169. #define XPAR_AXIPMON_1_ENABLE_TRACE 0U
  170. #define XPAR_AXIPMON_1_S_AXI4_BASEADDR 0x00000000U
  171. #define XPAR_AXIPMON_1_S_AXI4_HIGHADDR 0x00000000U
  172. #define XPAR_AXIPMON_1_ENABLE_32BIT_FILTER_ID 1U
  173. /* Canonical definitions for peripheral PSU_APM_2 */
  174. #define XPAR_AXIPMON_2_DEVICE_ID XPAR_PSU_APM_2_DEVICE_ID
  175. #define XPAR_AXIPMON_2_BASEADDR 0xFFA10000U
  176. #define XPAR_AXIPMON_2_HIGHADDR 0xFFA1FFFFU
  177. #define XPAR_AXIPMON_2_GLOBAL_COUNT_WIDTH 32U
  178. #define XPAR_AXIPMON_2_METRICS_SAMPLE_COUNT_WIDTH 32U
  179. #define XPAR_AXIPMON_2_ENABLE_EVENT_COUNT 1U
  180. #define XPAR_AXIPMON_2_NUM_MONITOR_SLOTS 1U
  181. #define XPAR_AXIPMON_2_NUM_OF_COUNTERS 3U
  182. #define XPAR_AXIPMON_2_HAVE_SAMPLED_METRIC_CNT 1U
  183. #define XPAR_AXIPMON_2_ENABLE_EVENT_LOG 0U
  184. #define XPAR_AXIPMON_2_FIFO_AXIS_DEPTH 32U
  185. #define XPAR_AXIPMON_2_FIFO_AXIS_TDATA_WIDTH 56U
  186. #define XPAR_AXIPMON_2_FIFO_AXIS_TID_WIDTH 1U
  187. #define XPAR_AXIPMON_2_METRIC_COUNT_SCALE 1U
  188. #define XPAR_AXIPMON_2_ENABLE_ADVANCED 1U
  189. #define XPAR_AXIPMON_2_ENABLE_PROFILE 0U
  190. #define XPAR_AXIPMON_2_ENABLE_TRACE 0U
  191. #define XPAR_AXIPMON_2_S_AXI4_BASEADDR 0x00000000U
  192. #define XPAR_AXIPMON_2_S_AXI4_HIGHADDR 0x00000000U
  193. #define XPAR_AXIPMON_2_ENABLE_32BIT_FILTER_ID 1U
  194. /* Canonical definitions for peripheral PSU_APM_5 */
  195. #define XPAR_AXIPMON_3_DEVICE_ID XPAR_PSU_APM_5_DEVICE_ID
  196. #define XPAR_AXIPMON_3_BASEADDR 0xFD490000U
  197. #define XPAR_AXIPMON_3_HIGHADDR 0xFD49FFFFU
  198. #define XPAR_AXIPMON_3_GLOBAL_COUNT_WIDTH 32U
  199. #define XPAR_AXIPMON_3_METRICS_SAMPLE_COUNT_WIDTH 32U
  200. #define XPAR_AXIPMON_3_ENABLE_EVENT_COUNT 1U
  201. #define XPAR_AXIPMON_3_NUM_MONITOR_SLOTS 1U
  202. #define XPAR_AXIPMON_3_NUM_OF_COUNTERS 3U
  203. #define XPAR_AXIPMON_3_HAVE_SAMPLED_METRIC_CNT 1U
  204. #define XPAR_AXIPMON_3_ENABLE_EVENT_LOG 0U
  205. #define XPAR_AXIPMON_3_FIFO_AXIS_DEPTH 32U
  206. #define XPAR_AXIPMON_3_FIFO_AXIS_TDATA_WIDTH 56U
  207. #define XPAR_AXIPMON_3_FIFO_AXIS_TID_WIDTH 1U
  208. #define XPAR_AXIPMON_3_METRIC_COUNT_SCALE 1U
  209. #define XPAR_AXIPMON_3_ENABLE_ADVANCED 1U
  210. #define XPAR_AXIPMON_3_ENABLE_PROFILE 0U
  211. #define XPAR_AXIPMON_3_ENABLE_TRACE 0U
  212. #define XPAR_AXIPMON_3_S_AXI4_BASEADDR 0x00000000U
  213. #define XPAR_AXIPMON_3_S_AXI4_HIGHADDR 0x00000000U
  214. #define XPAR_AXIPMON_3_ENABLE_32BIT_FILTER_ID 1U
  215. /******************************************************************/
  216. /* Definitions for driver CANPS */
  217. #define XPAR_XCANPS_NUM_INSTANCES 2
  218. /* Definitions for peripheral PSU_CAN_0 */
  219. #define XPAR_PSU_CAN_0_DEVICE_ID 0
  220. #define XPAR_PSU_CAN_0_BASEADDR 0xFF060000
  221. #define XPAR_PSU_CAN_0_HIGHADDR 0xFF06FFFF
  222. #define XPAR_PSU_CAN_0_CAN_CLK_FREQ_HZ 99999001
  223. /* Definitions for peripheral PSU_CAN_1 */
  224. #define XPAR_PSU_CAN_1_DEVICE_ID 1
  225. #define XPAR_PSU_CAN_1_BASEADDR 0xFF070000
  226. #define XPAR_PSU_CAN_1_HIGHADDR 0xFF07FFFF
  227. #define XPAR_PSU_CAN_1_CAN_CLK_FREQ_HZ 99999001
  228. /******************************************************************/
  229. /* Canonical definitions for peripheral PSU_CAN_0 */
  230. #define XPAR_XCANPS_0_DEVICE_ID XPAR_PSU_CAN_0_DEVICE_ID
  231. #define XPAR_XCANPS_0_BASEADDR 0xFF060000
  232. #define XPAR_XCANPS_0_HIGHADDR 0xFF06FFFF
  233. #define XPAR_XCANPS_0_CAN_CLK_FREQ_HZ 99999001
  234. /* Canonical definitions for peripheral PSU_CAN_1 */
  235. #define XPAR_XCANPS_1_DEVICE_ID XPAR_PSU_CAN_1_DEVICE_ID
  236. #define XPAR_XCANPS_1_BASEADDR 0xFF070000
  237. #define XPAR_XCANPS_1_HIGHADDR 0xFF07FFFF
  238. #define XPAR_XCANPS_1_CAN_CLK_FREQ_HZ 99999001
  239. /******************************************************************/
  240. /* Definitions for driver CSUDMA */
  241. #define XPAR_XCSUDMA_NUM_INSTANCES 1
  242. /* Definitions for peripheral PSU_CSUDMA */
  243. #define XPAR_PSU_CSUDMA_DEVICE_ID 0
  244. #define XPAR_PSU_CSUDMA_BASEADDR 0xFFC80000
  245. #define XPAR_PSU_CSUDMA_HIGHADDR 0xFFC9FFFF
  246. #define XPAR_PSU_CSUDMA_CSUDMA_CLK_FREQ_HZ 0
  247. /******************************************************************/
  248. #define XPAR_PSU_CSUDMA_DMATYPE 0
  249. /* Canonical definitions for peripheral PSU_CSUDMA */
  250. #define XPAR_XCSUDMA_0_DEVICE_ID XPAR_PSU_CSUDMA_DEVICE_ID
  251. #define XPAR_XCSUDMA_0_BASEADDR 0xFFC80000
  252. #define XPAR_XCSUDMA_0_HIGHADDR 0xFFC9FFFF
  253. #define XPAR_XCSUDMA_0_CSUDMA_CLK_FREQ_HZ 0
  254. /******************************************************************/
  255. /* Definitions for driver DDRCPSU */
  256. #define XPAR_XDDRCPSU_NUM_INSTANCES 1
  257. /* Definitions for peripheral PSU_DDRC_0 */
  258. #define XPAR_PSU_DDRC_0_DEVICE_ID 0
  259. #define XPAR_PSU_DDRC_0_BASEADDR 0xFD070000
  260. #define XPAR_PSU_DDRC_0_HIGHADDR 0xFD070FFF
  261. #define XPAR_PSU_DDRC_0_HAS_ECC 0
  262. #define XPAR_PSU_DDRC_0_DDRC_CLK_FREQ_HZ 599994019
  263. /******************************************************************/
  264. #define XPAR_PSU_DDRC_0_DDR4_ADDR_MAPPING 0
  265. #define XPAR_PSU_DDRC_0_DDR_FREQ_MHZ 1199.988037
  266. #define XPAR_PSU_DDRC_0_VIDEO_BUFFER_SIZE 0
  267. #define XPAR_PSU_DDRC_0_BRC_MAPPING 0
  268. #define XPAR_PSU_DDRC_0_DDR_MEMORY_TYPE 4
  269. #define XPAR_PSU_DDRC_0_DDR_MEMORY_ADDRESS_MAP 0
  270. #define XPAR_PSU_DDRC_0_DDR_DATA_MASK_AND_DBI 7
  271. #define XPAR_PSU_DDRC_0_DDR_ADDRESS_MIRRORING 0
  272. #define XPAR_PSU_DDRC_0_DDR_2ND_CLOCK 0
  273. #define XPAR_PSU_DDRC_0_DDR_PARITY 0
  274. #define XPAR_PSU_DDRC_0_DDR_POWER_DOWN_ENABLE 0
  275. #define XPAR_PSU_DDRC_0_CLOCK_STOP 0
  276. #define XPAR_PSU_DDRC_0_DDR_LOW_POWER_AUTO_SELF_REFRESH 0
  277. #define XPAR_PSU_DDRC_0_DDR_TEMP_CONTROLLED_REFRESH 0
  278. #define XPAR_PSU_DDRC_0_DDR_MAX_OPERATING_TEMPARATURE 0
  279. #define XPAR_PSU_DDRC_0_DDR_FINE_GRANULARITY_REFRESH_MODE 0
  280. #define XPAR_PSU_DDRC_0_DDR_SELF_REFRESH_ABORT 0
  281. /* Canonical definitions for peripheral PSU_DDRC_0 */
  282. #define XPAR_DDRCPSU_0_DEVICE_ID XPAR_PSU_DDRC_0_DEVICE_ID
  283. #define XPAR_DDRCPSU_0_BASEADDR 0xFD070000
  284. #define XPAR_DDRCPSU_0_HIGHADDR 0xFD070FFF
  285. #define XPAR_DDRCPSU_0_DDRC_CLK_FREQ_HZ 599994019
  286. /******************************************************************/
  287. #define XPAR_DDRCPSU_0_DDR4_ADDR_MAPPING 0
  288. #define XPAR_DDRCPSU_0_DDR_FREQ_MHZ 1199.988037
  289. #define XPAR_DDRCPSU_0_VIDEO_BUFFER_SIZE 0
  290. #define XPAR_DDRCPSU_0_BRC_MAPPING 0
  291. #define XPAR_DDRCPSU_0_DDR_MEMORY_TYPE 4
  292. #define XPAR_DDRCPSU_0_DDR_MEMORY_ADDRESS_MAP 0
  293. #define XPAR_DDRCPSU_0_DDR_DATA_MASK_AND_DBI 7
  294. #define XPAR_DDRCPSU_0_DDR_ADDRESS_MIRRORING 0
  295. #define XPAR_DDRCPSU_0_DDR_2ND_CLOCK 0
  296. #define XPAR_DDRCPSU_0_DDR_PARITY 0
  297. #define XPAR_DDRCPSU_0_DDR_POWER_DOWN_ENABLE 0
  298. #define XPAR_DDRCPSU_0_CLOCK_STOP 0
  299. #define XPAR_DDRCPSU_0_DDR_LOW_POWER_AUTO_SELF_REFRESH 0
  300. #define XPAR_DDRCPSU_0_DDR_TEMP_CONTROLLED_REFRESH 0
  301. #define XPAR_DDRCPSU_0_DDR_MAX_OPERATING_TEMPARATURE 0
  302. #define XPAR_DDRCPSU_0_DDR_FINE_GRANULARITY_REFRESH_MODE 0
  303. #define XPAR_DDRCPSU_0_DDR_SELF_REFRESH_ABORT 0
  304. /* Definitions for driver DPDMA */
  305. #define XPAR_XDPDMA_NUM_INSTANCES 1
  306. /* Definitions for peripheral PSU_DPDMA */
  307. #define XPAR_PSU_DPDMA_DEVICE_ID 0
  308. #define XPAR_PSU_DPDMA_BASEADDR 0xFD4C0000
  309. #define XPAR_PSU_DPDMA_HIGHADDR 0xFD4CFFFF
  310. /******************************************************************/
  311. /* Canonical definitions for peripheral PSU_DPDMA */
  312. #define XPAR_XDPDMA_0_DEVICE_ID XPAR_PSU_DPDMA_DEVICE_ID
  313. #define XPAR_XDPDMA_0_BASEADDR 0xFD4C0000
  314. #define XPAR_XDPDMA_0_HIGHADDR 0xFD4CFFFF
  315. /******************************************************************/
  316. /* Definitions for driver EMACPS */
  317. #define XPAR_XEMACPS_NUM_INSTANCES 1
  318. /* Definitions for peripheral PSU_ETHERNET_3 */
  319. #define XPAR_PSU_ETHERNET_3_DEVICE_ID 0
  320. #define XPAR_PSU_ETHERNET_3_BASEADDR 0xFF0E0000
  321. #define XPAR_PSU_ETHERNET_3_HIGHADDR 0xFF0EFFFF
  322. #define XPAR_PSU_ETHERNET_3_ENET_CLK_FREQ_HZ 124998749
  323. #define XPAR_PSU_ETHERNET_3_ENET_SLCR_1000MBPS_DIV0 12
  324. #define XPAR_PSU_ETHERNET_3_ENET_SLCR_1000MBPS_DIV1 1
  325. #define XPAR_PSU_ETHERNET_3_ENET_SLCR_100MBPS_DIV0 60
  326. #define XPAR_PSU_ETHERNET_3_ENET_SLCR_100MBPS_DIV1 1
  327. #define XPAR_PSU_ETHERNET_3_ENET_SLCR_10MBPS_DIV0 60
  328. #define XPAR_PSU_ETHERNET_3_ENET_SLCR_10MBPS_DIV1 10
  329. #define XPAR_PSU_ETHERNET_3_ENET_TSU_CLK_FREQ_HZ 249997498
  330. /******************************************************************/
  331. #define XPAR_PSU_ETHERNET_3_IS_CACHE_COHERENT 0
  332. #define XPAR_XEMACPS_0_IS_CACHE_COHERENT 0
  333. #define XPAR_PSU_ETHERNET_3_REF_CLK 0xff
  334. /* Canonical definitions for peripheral PSU_ETHERNET_3 */
  335. #define XPAR_XEMACPS_0_DEVICE_ID XPAR_PSU_ETHERNET_3_DEVICE_ID
  336. #define XPAR_XEMACPS_0_BASEADDR 0xFF0E0000
  337. #define XPAR_XEMACPS_0_HIGHADDR 0xFF0EFFFF
  338. #define XPAR_XEMACPS_0_ENET_CLK_FREQ_HZ 124998749
  339. #define XPAR_XEMACPS_0_ENET_SLCR_1000Mbps_DIV0 12
  340. #define XPAR_XEMACPS_0_ENET_SLCR_1000Mbps_DIV1 1
  341. #define XPAR_XEMACPS_0_ENET_SLCR_100Mbps_DIV0 60
  342. #define XPAR_XEMACPS_0_ENET_SLCR_100Mbps_DIV1 1
  343. #define XPAR_XEMACPS_0_ENET_SLCR_10Mbps_DIV0 60
  344. #define XPAR_XEMACPS_0_ENET_SLCR_10Mbps_DIV1 10
  345. #define XPAR_XEMACPS_0_ENET_TSU_CLK_FREQ_HZ 249997498
  346. /******************************************************************/
  347. /* Definitions for peripheral PSU_AFI_0 */
  348. #define XPAR_PSU_AFI_0_S_AXI_BASEADDR 0xFD360000
  349. #define XPAR_PSU_AFI_0_S_AXI_HIGHADDR 0xFD36FFFF
  350. /* Definitions for peripheral PSU_AFI_1 */
  351. #define XPAR_PSU_AFI_1_S_AXI_BASEADDR 0xFD370000
  352. #define XPAR_PSU_AFI_1_S_AXI_HIGHADDR 0xFD37FFFF
  353. /* Definitions for peripheral PSU_AFI_2 */
  354. #define XPAR_PSU_AFI_2_S_AXI_BASEADDR 0xFD380000
  355. #define XPAR_PSU_AFI_2_S_AXI_HIGHADDR 0xFD38FFFF
  356. /* Definitions for peripheral PSU_AFI_3 */
  357. #define XPAR_PSU_AFI_3_S_AXI_BASEADDR 0xFD390000
  358. #define XPAR_PSU_AFI_3_S_AXI_HIGHADDR 0xFD39FFFF
  359. /* Definitions for peripheral PSU_AFI_4 */
  360. #define XPAR_PSU_AFI_4_S_AXI_BASEADDR 0xFD3A0000
  361. #define XPAR_PSU_AFI_4_S_AXI_HIGHADDR 0xFD3AFFFF
  362. /* Definitions for peripheral PSU_AFI_5 */
  363. #define XPAR_PSU_AFI_5_S_AXI_BASEADDR 0xFD3B0000
  364. #define XPAR_PSU_AFI_5_S_AXI_HIGHADDR 0xFD3BFFFF
  365. /* Definitions for peripheral PSU_AFI_6 */
  366. #define XPAR_PSU_AFI_6_S_AXI_BASEADDR 0xFF9B0000
  367. #define XPAR_PSU_AFI_6_S_AXI_HIGHADDR 0xFF9BFFFF
  368. /* Definitions for peripheral PSU_APU */
  369. #define XPAR_PSU_APU_S_AXI_BASEADDR 0xFD5C0000
  370. #define XPAR_PSU_APU_S_AXI_HIGHADDR 0xFD5CFFFF
  371. /* Definitions for peripheral PSU_CCI_GPV */
  372. #define XPAR_PSU_CCI_GPV_S_AXI_BASEADDR 0xFD6E0000
  373. #define XPAR_PSU_CCI_GPV_S_AXI_HIGHADDR 0xFD6EFFFF
  374. /* Definitions for peripheral PSU_CCI_REG */
  375. #define XPAR_PSU_CCI_REG_S_AXI_BASEADDR 0xFD5E0000
  376. #define XPAR_PSU_CCI_REG_S_AXI_HIGHADDR 0xFD5EFFFF
  377. /* Definitions for peripheral PSU_CRL_APB */
  378. #define XPAR_PSU_CRL_APB_S_AXI_BASEADDR 0xFF5E0000
  379. #define XPAR_PSU_CRL_APB_S_AXI_HIGHADDR 0xFF85FFFF
  380. /* Definitions for peripheral PSU_CSU_0 */
  381. #define XPAR_PSU_CSU_0_S_AXI_BASEADDR 0xFFCA0000
  382. #define XPAR_PSU_CSU_0_S_AXI_HIGHADDR 0xFFCAFFFF
  383. /* Definitions for peripheral PSU_CTRL_IPI */
  384. #define XPAR_PSU_CTRL_IPI_S_AXI_BASEADDR 0xFF380000
  385. #define XPAR_PSU_CTRL_IPI_S_AXI_HIGHADDR 0xFF3FFFFF
  386. /* Definitions for peripheral PSU_DDR_PHY */
  387. #define XPAR_PSU_DDR_PHY_S_AXI_BASEADDR 0xFD080000
  388. #define XPAR_PSU_DDR_PHY_S_AXI_HIGHADDR 0xFD08FFFF
  389. /* Definitions for peripheral PSU_DDR_QOS_CTRL */
  390. #define XPAR_PSU_DDR_QOS_CTRL_S_AXI_BASEADDR 0xFD090000
  391. #define XPAR_PSU_DDR_QOS_CTRL_S_AXI_HIGHADDR 0xFD09FFFF
  392. /* Definitions for peripheral PSU_DDR_XMPU0_CFG */
  393. #define XPAR_PSU_DDR_XMPU0_CFG_S_AXI_BASEADDR 0xFD000000
  394. #define XPAR_PSU_DDR_XMPU0_CFG_S_AXI_HIGHADDR 0xFD00FFFF
  395. /* Definitions for peripheral PSU_DDR_XMPU1_CFG */
  396. #define XPAR_PSU_DDR_XMPU1_CFG_S_AXI_BASEADDR 0xFD010000
  397. #define XPAR_PSU_DDR_XMPU1_CFG_S_AXI_HIGHADDR 0xFD01FFFF
  398. /* Definitions for peripheral PSU_DDR_XMPU2_CFG */
  399. #define XPAR_PSU_DDR_XMPU2_CFG_S_AXI_BASEADDR 0xFD020000
  400. #define XPAR_PSU_DDR_XMPU2_CFG_S_AXI_HIGHADDR 0xFD02FFFF
  401. /* Definitions for peripheral PSU_DDR_XMPU3_CFG */
  402. #define XPAR_PSU_DDR_XMPU3_CFG_S_AXI_BASEADDR 0xFD030000
  403. #define XPAR_PSU_DDR_XMPU3_CFG_S_AXI_HIGHADDR 0xFD03FFFF
  404. /* Definitions for peripheral PSU_DDR_XMPU4_CFG */
  405. #define XPAR_PSU_DDR_XMPU4_CFG_S_AXI_BASEADDR 0xFD040000
  406. #define XPAR_PSU_DDR_XMPU4_CFG_S_AXI_HIGHADDR 0xFD04FFFF
  407. /* Definitions for peripheral PSU_DDR_XMPU5_CFG */
  408. #define XPAR_PSU_DDR_XMPU5_CFG_S_AXI_BASEADDR 0xFD050000
  409. #define XPAR_PSU_DDR_XMPU5_CFG_S_AXI_HIGHADDR 0xFD05FFFF
  410. /* Definitions for peripheral PSU_EFUSE */
  411. #define XPAR_PSU_EFUSE_S_AXI_BASEADDR 0xFFCC0000
  412. #define XPAR_PSU_EFUSE_S_AXI_HIGHADDR 0xFFCCFFFF
  413. /* Definitions for peripheral PSU_FPD_GPV */
  414. #define XPAR_PSU_FPD_GPV_S_AXI_BASEADDR 0xFD700000
  415. #define XPAR_PSU_FPD_GPV_S_AXI_HIGHADDR 0xFD7FFFFF
  416. /* Definitions for peripheral PSU_FPD_SLCR */
  417. #define XPAR_PSU_FPD_SLCR_S_AXI_BASEADDR 0xFD610000
  418. #define XPAR_PSU_FPD_SLCR_S_AXI_HIGHADDR 0xFD68FFFF
  419. /* Definitions for peripheral PSU_FPD_SLCR_SECURE */
  420. #define XPAR_PSU_FPD_SLCR_SECURE_S_AXI_BASEADDR 0xFD690000
  421. #define XPAR_PSU_FPD_SLCR_SECURE_S_AXI_HIGHADDR 0xFD6CFFFF
  422. /* Definitions for peripheral PSU_FPD_XMPU_CFG */
  423. #define XPAR_PSU_FPD_XMPU_CFG_S_AXI_BASEADDR 0xFD5D0000
  424. #define XPAR_PSU_FPD_XMPU_CFG_S_AXI_HIGHADDR 0xFD5DFFFF
  425. /* Definitions for peripheral PSU_FPD_XMPU_SINK */
  426. #define XPAR_PSU_FPD_XMPU_SINK_S_AXI_BASEADDR 0xFD4F0000
  427. #define XPAR_PSU_FPD_XMPU_SINK_S_AXI_HIGHADDR 0xFD4FFFFF
  428. /* Definitions for peripheral PSU_GPU */
  429. #define XPAR_PSU_GPU_S_AXI_BASEADDR 0xFD4B0000
  430. #define XPAR_PSU_GPU_S_AXI_HIGHADDR 0xFD4BFFFF
  431. /* Definitions for peripheral PSU_IOU_SCNTR */
  432. #define XPAR_PSU_IOU_SCNTR_S_AXI_BASEADDR 0xFF250000
  433. #define XPAR_PSU_IOU_SCNTR_S_AXI_HIGHADDR 0xFF25FFFF
  434. /* Definitions for peripheral PSU_IOU_SCNTRS */
  435. #define XPAR_PSU_IOU_SCNTRS_S_AXI_BASEADDR 0xFF260000
  436. #define XPAR_PSU_IOU_SCNTRS_S_AXI_HIGHADDR 0xFF26FFFF
  437. /* Definitions for peripheral PSU_IOUSECURE_SLCR */
  438. #define XPAR_PSU_IOUSECURE_SLCR_S_AXI_BASEADDR 0xFF240000
  439. #define XPAR_PSU_IOUSECURE_SLCR_S_AXI_HIGHADDR 0xFF24FFFF
  440. /* Definitions for peripheral PSU_IOUSLCR_0 */
  441. #define XPAR_PSU_IOUSLCR_0_S_AXI_BASEADDR 0xFF180000
  442. #define XPAR_PSU_IOUSLCR_0_S_AXI_HIGHADDR 0xFF23FFFF
  443. /* Definitions for peripheral PSU_LPD_SLCR */
  444. #define XPAR_PSU_LPD_SLCR_S_AXI_BASEADDR 0xFF410000
  445. #define XPAR_PSU_LPD_SLCR_S_AXI_HIGHADDR 0xFF4AFFFF
  446. /* Definitions for peripheral PSU_LPD_SLCR_SECURE */
  447. #define XPAR_PSU_LPD_SLCR_SECURE_S_AXI_BASEADDR 0xFF4B0000
  448. #define XPAR_PSU_LPD_SLCR_SECURE_S_AXI_HIGHADDR 0xFF4DFFFF
  449. /* Definitions for peripheral PSU_LPD_XPPU */
  450. #define XPAR_PSU_LPD_XPPU_S_AXI_BASEADDR 0xFF980000
  451. #define XPAR_PSU_LPD_XPPU_S_AXI_HIGHADDR 0xFF99FFFF
  452. /* Definitions for peripheral PSU_LPD_XPPU_SINK */
  453. #define XPAR_PSU_LPD_XPPU_SINK_S_AXI_BASEADDR 0xFF9C0000
  454. #define XPAR_PSU_LPD_XPPU_SINK_S_AXI_HIGHADDR 0xFF9CFFFF
  455. /* Definitions for peripheral PSU_MBISTJTAG */
  456. #define XPAR_PSU_MBISTJTAG_S_AXI_BASEADDR 0xFFCF0000
  457. #define XPAR_PSU_MBISTJTAG_S_AXI_HIGHADDR 0xFFCFFFFF
  458. /* Definitions for peripheral PSU_MESSAGE_BUFFERS */
  459. #define XPAR_PSU_MESSAGE_BUFFERS_S_AXI_BASEADDR 0xFF990000
  460. #define XPAR_PSU_MESSAGE_BUFFERS_S_AXI_HIGHADDR 0xFF99FFFF
  461. /* Definitions for peripheral PSU_OCM */
  462. #define XPAR_PSU_OCM_S_AXI_BASEADDR 0xFF960000
  463. #define XPAR_PSU_OCM_S_AXI_HIGHADDR 0xFF96FFFF
  464. /* Definitions for peripheral PSU_OCM_RAM_0 */
  465. #define XPAR_PSU_OCM_RAM_0_S_AXI_BASEADDR 0xFFFC0000
  466. #define XPAR_PSU_OCM_RAM_0_S_AXI_HIGHADDR 0xFFFFFFFF
  467. /* Definitions for peripheral PSU_OCM_XMPU_CFG */
  468. #define XPAR_PSU_OCM_XMPU_CFG_S_AXI_BASEADDR 0xFFA70000
  469. #define XPAR_PSU_OCM_XMPU_CFG_S_AXI_HIGHADDR 0xFFA7FFFF
  470. /* Definitions for peripheral PSU_PMU_GLOBAL_0 */
  471. #define XPAR_PSU_PMU_GLOBAL_0_S_AXI_BASEADDR 0xFFD80000
  472. #define XPAR_PSU_PMU_GLOBAL_0_S_AXI_HIGHADDR 0xFFDBFFFF
  473. /* Definitions for peripheral PSU_QSPI_LINEAR_0 */
  474. #define XPAR_PSU_QSPI_LINEAR_0_S_AXI_BASEADDR 0xC0000000
  475. #define XPAR_PSU_QSPI_LINEAR_0_S_AXI_HIGHADDR 0xDFFFFFFF
  476. /* Definitions for peripheral PSU_R5_0_ATCM */
  477. #define XPAR_PSU_R5_0_ATCM_S_AXI_BASEADDR 0x00000000
  478. #define XPAR_PSU_R5_0_ATCM_S_AXI_HIGHADDR 0x0000FFFF
  479. /* Definitions for peripheral PSU_R5_0_BTCM */
  480. #define XPAR_PSU_R5_0_BTCM_S_AXI_BASEADDR 0x00020000
  481. #define XPAR_PSU_R5_0_BTCM_S_AXI_HIGHADDR 0x0002FFFF
  482. /* Definitions for peripheral PSU_R5_DDR_0 */
  483. #define XPAR_PSU_R5_DDR_0_S_AXI_BASEADDR 0x00100000
  484. #define XPAR_PSU_R5_DDR_0_S_AXI_HIGHADDR 0x7FFFFFFF
  485. /* Definitions for peripheral PSU_R5_TCM_RAM_0 */
  486. #define XPAR_PSU_R5_TCM_RAM_0_S_AXI_BASEADDR 0x00000000
  487. #define XPAR_PSU_R5_TCM_RAM_0_S_AXI_HIGHADDR 0x0003FFFF
  488. /* Definitions for peripheral PSU_RPU */
  489. #define XPAR_PSU_RPU_S_AXI_BASEADDR 0xFF9A0000
  490. #define XPAR_PSU_RPU_S_AXI_HIGHADDR 0xFF9AFFFF
  491. /* Definitions for peripheral PSU_RSA */
  492. #define XPAR_PSU_RSA_S_AXI_BASEADDR 0xFFCE0000
  493. #define XPAR_PSU_RSA_S_AXI_HIGHADDR 0xFFCEFFFF
  494. /* Definitions for peripheral PSU_SERDES */
  495. #define XPAR_PSU_SERDES_S_AXI_BASEADDR 0xFD400000
  496. #define XPAR_PSU_SERDES_S_AXI_HIGHADDR 0xFD47FFFF
  497. /* Definitions for peripheral PSU_SIOU */
  498. #define XPAR_PSU_SIOU_S_AXI_BASEADDR 0xFD3D0000
  499. #define XPAR_PSU_SIOU_S_AXI_HIGHADDR 0xFD3DFFFF
  500. /* Definitions for peripheral PSU_SMMU_GPV */
  501. #define XPAR_PSU_SMMU_GPV_S_AXI_BASEADDR 0xFD800000
  502. #define XPAR_PSU_SMMU_GPV_S_AXI_HIGHADDR 0xFDFFFFFF
  503. /* Definitions for peripheral PSU_SMMU_REG */
  504. #define XPAR_PSU_SMMU_REG_S_AXI_BASEADDR 0xFD5F0000
  505. #define XPAR_PSU_SMMU_REG_S_AXI_HIGHADDR 0xFD5FFFFF
  506. /* Definitions for peripheral PSU_USB_0 */
  507. #define XPAR_PSU_USB_0_S_AXI_BASEADDR 0xFF9D0000
  508. #define XPAR_PSU_USB_0_S_AXI_HIGHADDR 0xFF9DFFFF
  509. /******************************************************************/
  510. /* Definitions for driver GPIOPS */
  511. #define XPAR_XGPIOPS_NUM_INSTANCES 1
  512. /* Definitions for peripheral PSU_GPIO_0 */
  513. #define XPAR_PSU_GPIO_0_DEVICE_ID 0
  514. #define XPAR_PSU_GPIO_0_BASEADDR 0xFF0A0000
  515. #define XPAR_PSU_GPIO_0_HIGHADDR 0xFF0AFFFF
  516. /******************************************************************/
  517. /* Canonical definitions for peripheral PSU_GPIO_0 */
  518. #define XPAR_XGPIOPS_0_DEVICE_ID XPAR_PSU_GPIO_0_DEVICE_ID
  519. #define XPAR_XGPIOPS_0_BASEADDR 0xFF0A0000
  520. #define XPAR_XGPIOPS_0_HIGHADDR 0xFF0AFFFF
  521. /******************************************************************/
  522. /* Definitions for driver IICPS */
  523. #define XPAR_XIICPS_NUM_INSTANCES 1
  524. /* Definitions for peripheral PSU_I2C_1 */
  525. #define XPAR_PSU_I2C_1_DEVICE_ID 0
  526. #define XPAR_PSU_I2C_1_BASEADDR 0xFF030000
  527. #define XPAR_PSU_I2C_1_HIGHADDR 0xFF03FFFF
  528. #define XPAR_PSU_I2C_1_I2C_CLK_FREQ_HZ 99999001
  529. /******************************************************************/
  530. /* Canonical definitions for peripheral PSU_I2C_1 */
  531. #define XPAR_XIICPS_0_DEVICE_ID XPAR_PSU_I2C_1_DEVICE_ID
  532. #define XPAR_XIICPS_0_BASEADDR 0xFF030000
  533. #define XPAR_XIICPS_0_HIGHADDR 0xFF03FFFF
  534. #define XPAR_XIICPS_0_I2C_CLK_FREQ_HZ 99999001
  535. /******************************************************************/
  536. /* Definition for input Clock */
  537. #define XPAR_PSU_I2C_1_REF_CLK I2C1_REF
  538. #define XPAR_XIPIPSU_NUM_INSTANCES 1U
  539. /* Parameter definitions for peripheral psu_ipi_1 */
  540. #define XPAR_PSU_IPI_1_DEVICE_ID 0U
  541. #define XPAR_PSU_IPI_1_S_AXI_BASEADDR 0xFF310000U
  542. #define XPAR_PSU_IPI_1_BIT_MASK 0x00000100U
  543. #define XPAR_PSU_IPI_1_BUFFER_INDEX 0U
  544. #define XPAR_PSU_IPI_1_INT_ID 65U
  545. /* Canonical definitions for peripheral psu_ipi_1 */
  546. #define XPAR_XIPIPSU_0_DEVICE_ID XPAR_PSU_IPI_1_DEVICE_ID
  547. #define XPAR_XIPIPSU_0_BASE_ADDRESS XPAR_PSU_IPI_1_S_AXI_BASEADDR
  548. #define XPAR_XIPIPSU_0_BIT_MASK XPAR_PSU_IPI_1_BIT_MASK
  549. #define XPAR_XIPIPSU_0_BUFFER_INDEX XPAR_PSU_IPI_1_BUFFER_INDEX
  550. #define XPAR_XIPIPSU_0_INT_ID XPAR_PSU_IPI_1_INT_ID
  551. #define XPAR_XIPIPSU_NUM_TARGETS 7U
  552. #define XPAR_PSU_IPI_0_BIT_MASK 0x00000001U
  553. #define XPAR_PSU_IPI_0_BUFFER_INDEX 2U
  554. #define XPAR_PSU_IPI_1_BIT_MASK 0x00000100U
  555. #define XPAR_PSU_IPI_1_BUFFER_INDEX 0U
  556. #define XPAR_PSU_IPI_2_BIT_MASK 0x00000200U
  557. #define XPAR_PSU_IPI_2_BUFFER_INDEX 1U
  558. #define XPAR_PSU_IPI_3_BIT_MASK 0x00010000U
  559. #define XPAR_PSU_IPI_3_BUFFER_INDEX 7U
  560. #define XPAR_PSU_IPI_4_BIT_MASK 0x00020000U
  561. #define XPAR_PSU_IPI_4_BUFFER_INDEX 7U
  562. #define XPAR_PSU_IPI_5_BIT_MASK 0x00040000U
  563. #define XPAR_PSU_IPI_5_BUFFER_INDEX 7U
  564. #define XPAR_PSU_IPI_6_BIT_MASK 0x00080000U
  565. #define XPAR_PSU_IPI_6_BUFFER_INDEX 7U
  566. /* Target List for referring to processor IPI Targets */
  567. #define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_0_CH0_MASK XPAR_PSU_IPI_0_BIT_MASK
  568. #define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_0_CH0_INDEX 0U
  569. #define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_1_CH0_MASK XPAR_PSU_IPI_0_BIT_MASK
  570. #define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_1_CH0_INDEX 0U
  571. #define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_2_CH0_MASK XPAR_PSU_IPI_0_BIT_MASK
  572. #define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_2_CH0_INDEX 0U
  573. #define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_3_CH0_MASK XPAR_PSU_IPI_0_BIT_MASK
  574. #define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_3_CH0_INDEX 0U
  575. #define XPAR_XIPIPS_TARGET_PSU_CORTEXR5_0_CH0_MASK XPAR_PSU_IPI_1_BIT_MASK
  576. #define XPAR_XIPIPS_TARGET_PSU_CORTEXR5_0_CH0_INDEX 1U
  577. #define XPAR_XIPIPS_TARGET_PSU_CORTEXR5_1_CH0_MASK XPAR_PSU_IPI_2_BIT_MASK
  578. #define XPAR_XIPIPS_TARGET_PSU_CORTEXR5_1_CH0_INDEX 2U
  579. #define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH0_MASK XPAR_PSU_IPI_3_BIT_MASK
  580. #define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH0_INDEX 3U
  581. #define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH1_MASK XPAR_PSU_IPI_4_BIT_MASK
  582. #define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH1_INDEX 4U
  583. #define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH2_MASK XPAR_PSU_IPI_5_BIT_MASK
  584. #define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH2_INDEX 5U
  585. #define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH3_MASK XPAR_PSU_IPI_6_BIT_MASK
  586. #define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH3_INDEX 6U
  587. /* Definitions for driver PCIEPSU */
  588. #define XPAR_XPCIEPSU_NUM_INSTANCES 6
  589. /* Definitions for peripheral PSU_PCIE */
  590. #define XPAR_PSU_PCIE_DEVICE_ID 0
  591. #define XPAR_PSU_PCIE_BASEADDR 0xFD0E0000
  592. #define XPAR_PSU_PCIE_HIGHADDR 0xFD0EFFFF
  593. /* Definitions for peripheral PSU_PCIE_ATTRIB_0 */
  594. #define XPAR_PSU_PCIE_ATTRIB_0_DEVICE_ID 1
  595. #define XPAR_PSU_PCIE_ATTRIB_0_BASEADDR 0xFD480000
  596. #define XPAR_PSU_PCIE_ATTRIB_0_HIGHADDR 0xFD48FFFF
  597. /* Definitions for peripheral PSU_PCIE_DMA */
  598. #define XPAR_PSU_PCIE_DMA_DEVICE_ID 2
  599. #define XPAR_PSU_PCIE_DMA_BASEADDR 0xFD0F0000
  600. #define XPAR_PSU_PCIE_DMA_HIGHADDR 0xFD0FFFFF
  601. /* Definitions for peripheral PSU_PCIE_HIGH1 */
  602. #define XPAR_PSU_PCIE_HIGH1_DEVICE_ID 3
  603. #define XPAR_PSU_PCIE_HIGH1_BASEADDR 0x600000000
  604. #define XPAR_PSU_PCIE_HIGH1_HIGHADDR 0x7FFFFFFFF
  605. /* Definitions for peripheral PSU_PCIE_HIGH2 */
  606. #define XPAR_PSU_PCIE_HIGH2_DEVICE_ID 4
  607. #define XPAR_PSU_PCIE_HIGH2_BASEADDR 0x8000000000
  608. #define XPAR_PSU_PCIE_HIGH2_HIGHADDR 0xBFFFFFFFFF
  609. /* Definitions for peripheral PSU_PCIE_LOW */
  610. #define XPAR_PSU_PCIE_LOW_DEVICE_ID 5
  611. #define XPAR_PSU_PCIE_LOW_BASEADDR 0xE0000000
  612. #define XPAR_PSU_PCIE_LOW_HIGHADDR 0xEFFFFFFF
  613. /******************************************************************/
  614. #define XPAR_PSU_PCIE_PCIE_MODE 0x1
  615. /* Canonical definitions for peripheral PSU_PCIE */
  616. #define XPAR_XPCIEPSU_0_DEVICE_ID XPAR_PSU_PCIE_DEVICE_ID
  617. #define XPAR_XPCIEPSU_0_BASEADDR 0xFD0E0000
  618. #define XPAR_XPCIEPSU_0_HIGHADDR 0xFD0EFFFF
  619. #define XPAR_XPCIEPSU_0_PCIE_MODE Root Port
  620. /* Canonical definitions for peripheral PSU_PCIE_ATTRIB_0 */
  621. #define XPAR_XPCIEPSU_1_DEVICE_ID XPAR_PSU_PCIE_ATTRIB_0_DEVICE_ID
  622. #define XPAR_XPCIEPSU_1_BASEADDR 0xFD480000
  623. #define XPAR_XPCIEPSU_1_HIGHADDR 0xFD48FFFF
  624. #define XPAR_XPCIEPSU_1_PCIE_MODE 0
  625. /* Canonical definitions for peripheral PSU_PCIE_DMA */
  626. #define XPAR_XPCIEPSU_2_DEVICE_ID XPAR_PSU_PCIE_DMA_DEVICE_ID
  627. #define XPAR_XPCIEPSU_2_BASEADDR 0xFD0F0000
  628. #define XPAR_XPCIEPSU_2_HIGHADDR 0xFD0FFFFF
  629. #define XPAR_XPCIEPSU_2_PCIE_MODE 0
  630. /* Canonical definitions for peripheral PSU_PCIE_HIGH1 */
  631. #define XPAR_XPCIEPSU_3_DEVICE_ID XPAR_PSU_PCIE_HIGH1_DEVICE_ID
  632. #define XPAR_XPCIEPSU_3_BASEADDR 0x600000000
  633. #define XPAR_XPCIEPSU_3_HIGHADDR 0x7FFFFFFFF
  634. #define XPAR_XPCIEPSU_3_PCIE_MODE 0
  635. /* Canonical definitions for peripheral PSU_PCIE_HIGH2 */
  636. #define XPAR_XPCIEPSU_4_DEVICE_ID XPAR_PSU_PCIE_HIGH2_DEVICE_ID
  637. #define XPAR_XPCIEPSU_4_BASEADDR 0x8000000000
  638. #define XPAR_XPCIEPSU_4_HIGHADDR 0xBFFFFFFFFF
  639. #define XPAR_XPCIEPSU_4_PCIE_MODE 0
  640. /* Canonical definitions for peripheral PSU_PCIE_LOW */
  641. #define XPAR_XPCIEPSU_5_DEVICE_ID XPAR_PSU_PCIE_LOW_DEVICE_ID
  642. #define XPAR_XPCIEPSU_5_BASEADDR 0xE0000000
  643. #define XPAR_XPCIEPSU_5_HIGHADDR 0xEFFFFFFF
  644. #define XPAR_XPCIEPSU_5_PCIE_MODE 0
  645. /******************************************************************/
  646. /* Definitions for driver QSPIPSU */
  647. #define XPAR_XQSPIPSU_NUM_INSTANCES 1
  648. /* Definitions for peripheral PSU_QSPI_0 */
  649. #define XPAR_PSU_QSPI_0_DEVICE_ID 0
  650. #define XPAR_PSU_QSPI_0_BASEADDR 0xFF0F0000
  651. #define XPAR_PSU_QSPI_0_HIGHADDR 0xFF0FFFFF
  652. #define XPAR_PSU_QSPI_0_QSPI_CLK_FREQ_HZ 299997009
  653. #define XPAR_PSU_QSPI_0_QSPI_MODE 0
  654. #define XPAR_PSU_QSPI_0_QSPI_BUS_WIDTH 2
  655. /******************************************************************/
  656. #define XPAR_PSU_QSPI_0_IS_CACHE_COHERENT 0
  657. #define XPAR_PSU_QSPI_0_REF_CLK 0xff
  658. /* Canonical definitions for peripheral PSU_QSPI_0 */
  659. #define XPAR_XQSPIPSU_0_DEVICE_ID XPAR_PSU_QSPI_0_DEVICE_ID
  660. #define XPAR_XQSPIPSU_0_BASEADDR 0xFF0F0000
  661. #define XPAR_XQSPIPSU_0_HIGHADDR 0xFF0FFFFF
  662. #define XPAR_XQSPIPSU_0_QSPI_CLK_FREQ_HZ 299997009
  663. #define XPAR_XQSPIPSU_0_QSPI_MODE 0
  664. #define XPAR_XQSPIPSU_0_QSPI_BUS_WIDTH 2
  665. #define XPAR_XQSPIPSU_0_IS_CACHE_COHERENT 0
  666. /******************************************************************/
  667. /* Definitions for driver RESETPS and CLOCKPS */
  668. #define XPAR_XCRPSU_NUM_INSTANCES 1U
  669. /* Definitions for peripheral PSU_CR_0 */
  670. #define XPAR_PSU_CR_DEVICE_ID 0
  671. /******************************************************************/
  672. /* Definitions for peripheral PSU_CRF_APB */
  673. #define XPAR_PSU_CRF_APB_S_AXI_BASEADDR 0xFD1A0000
  674. #define XPAR_PSU_CRF_APB_S_AXI_HIGHADDR 0xFD2DFFFF
  675. /******************************************************************/
  676. /* Canonical definitions for peripheral PSU_CR_0 */
  677. #define XPAR_XCRPSU_0_DEVICE_ID 0
  678. /******************************************************************/
  679. /* Definitions for peripheral PSU_PMU_IOMODULE */
  680. #define XPAR_PSU_PMU_IOMODULE_S_AXI_BASEADDR 0xFFD40000
  681. #define XPAR_PSU_PMU_IOMODULE_S_AXI_HIGHADDR 0xFFD5FFFF
  682. /* Definitions for peripheral PSU_LPD_SLCR */
  683. #define XPAR_PSU_LPD_SLCR_S_AXI_BASEADDR 0xFF410000
  684. #define XPAR_PSU_LPD_SLCR_S_AXI_HIGHADDR 0xFF4AFFFF
  685. /******************************************************************/
  686. /* Definitions for driver RTCPSU */
  687. #define XPAR_XRTCPSU_NUM_INSTANCES 1
  688. /* Definitions for peripheral PSU_RTC */
  689. #define XPAR_PSU_RTC_DEVICE_ID 0
  690. #define XPAR_PSU_RTC_BASEADDR 0xFFA60000
  691. #define XPAR_PSU_RTC_HIGHADDR 0xFFA6FFFF
  692. /******************************************************************/
  693. /* Canonical definitions for peripheral PSU_RTC */
  694. #define XPAR_XRTCPSU_0_DEVICE_ID XPAR_PSU_RTC_DEVICE_ID
  695. #define XPAR_XRTCPSU_0_BASEADDR 0xFFA60000
  696. #define XPAR_XRTCPSU_0_HIGHADDR 0xFFA6FFFF
  697. /******************************************************************/
  698. /* Definitions for driver SCUGIC */
  699. #define XPAR_XSCUGIC_NUM_INSTANCES 1U
  700. /* Definitions for peripheral PSU_RCPU_GIC */
  701. #define XPAR_PSU_RCPU_GIC_DEVICE_ID 0U
  702. #define XPAR_PSU_RCPU_GIC_BASEADDR 0xF9001000U
  703. #define XPAR_PSU_RCPU_GIC_HIGHADDR 0xF9001FFFU
  704. #define XPAR_PSU_RCPU_GIC_DIST_BASEADDR 0xF9000000U
  705. /******************************************************************/
  706. /* Canonical definitions for peripheral PSU_RCPU_GIC */
  707. #define XPAR_SCUGIC_0_DEVICE_ID 0U
  708. #define XPAR_SCUGIC_0_CPU_BASEADDR 0xF9001000U
  709. #define XPAR_SCUGIC_0_CPU_HIGHADDR 0xF9001FFFU
  710. #define XPAR_SCUGIC_0_DIST_BASEADDR 0xF9000000U
  711. /******************************************************************/
  712. /* Definitions for driver SDPS */
  713. #define XPAR_XSDPS_NUM_INSTANCES 2
  714. /* Definitions for peripheral PSU_SD_0 */
  715. #define XPAR_PSU_SD_0_DEVICE_ID 0
  716. #define XPAR_PSU_SD_0_BASEADDR 0xFF160000
  717. #define XPAR_PSU_SD_0_HIGHADDR 0xFF16FFFF
  718. #define XPAR_PSU_SD_0_SDIO_CLK_FREQ_HZ 187498123
  719. #define XPAR_PSU_SD_0_HAS_CD 0
  720. #define XPAR_PSU_SD_0_HAS_WP 0
  721. #define XPAR_PSU_SD_0_BUS_WIDTH 8
  722. #define XPAR_PSU_SD_0_MIO_BANK 0
  723. #define XPAR_PSU_SD_0_HAS_EMIO 0
  724. /* Definitions for peripheral PSU_SD_1 */
  725. #define XPAR_PSU_SD_1_DEVICE_ID 1
  726. #define XPAR_PSU_SD_1_BASEADDR 0xFF170000
  727. #define XPAR_PSU_SD_1_HIGHADDR 0xFF17FFFF
  728. #define XPAR_PSU_SD_1_SDIO_CLK_FREQ_HZ 187498123
  729. #define XPAR_PSU_SD_1_HAS_CD 1
  730. #define XPAR_PSU_SD_1_HAS_WP 0
  731. #define XPAR_PSU_SD_1_BUS_WIDTH 4
  732. #define XPAR_PSU_SD_1_MIO_BANK 1
  733. #define XPAR_PSU_SD_1_HAS_EMIO 0
  734. /******************************************************************/
  735. #define XPAR_PSU_SD_0_IS_CACHE_COHERENT 0
  736. #define XPAR_PSU_SD_0_REF_CLK 0xff
  737. #define XPAR_PSU_SD_1_IS_CACHE_COHERENT 0
  738. #define XPAR_PSU_SD_1_REF_CLK 0xff
  739. /* Canonical definitions for peripheral PSU_SD_0 */
  740. #define XPAR_XSDPS_0_DEVICE_ID XPAR_PSU_SD_0_DEVICE_ID
  741. #define XPAR_XSDPS_0_BASEADDR 0xFF160000
  742. #define XPAR_XSDPS_0_HIGHADDR 0xFF16FFFF
  743. #define XPAR_XSDPS_0_SDIO_CLK_FREQ_HZ 187498123
  744. #define XPAR_XSDPS_0_HAS_CD 0
  745. #define XPAR_XSDPS_0_HAS_WP 0
  746. #define XPAR_XSDPS_0_BUS_WIDTH 8
  747. #define XPAR_XSDPS_0_MIO_BANK 0
  748. #define XPAR_XSDPS_0_HAS_EMIO 0
  749. #define XPAR_XSDPS_0_IS_CACHE_COHERENT 0
  750. /* Canonical definitions for peripheral PSU_SD_1 */
  751. #define XPAR_XSDPS_1_DEVICE_ID XPAR_PSU_SD_1_DEVICE_ID
  752. #define XPAR_XSDPS_1_BASEADDR 0xFF170000
  753. #define XPAR_XSDPS_1_HIGHADDR 0xFF17FFFF
  754. #define XPAR_XSDPS_1_SDIO_CLK_FREQ_HZ 187498123
  755. #define XPAR_XSDPS_1_HAS_CD 1
  756. #define XPAR_XSDPS_1_HAS_WP 0
  757. #define XPAR_XSDPS_1_BUS_WIDTH 4
  758. #define XPAR_XSDPS_1_MIO_BANK 1
  759. #define XPAR_XSDPS_1_HAS_EMIO 0
  760. #define XPAR_XSDPS_1_IS_CACHE_COHERENT 0
  761. /******************************************************************/
  762. /* Definitions for driver SYSMONPSU */
  763. #define XPAR_XSYSMONPSU_NUM_INSTANCES 1
  764. /* Definitions for peripheral PSU_AMS */
  765. #define XPAR_PSU_AMS_DEVICE_ID 0
  766. #define XPAR_PSU_AMS_BASEADDR 0xFFA50000
  767. #define XPAR_PSU_AMS_HIGHADDR 0xFFA5FFFF
  768. /******************************************************************/
  769. #define XPAR_PSU_AMS_REF_FREQMHZ 49.999500
  770. /* Canonical definitions for peripheral PSU_AMS */
  771. #define XPAR_XSYSMONPSU_0_DEVICE_ID XPAR_PSU_AMS_DEVICE_ID
  772. #define XPAR_XSYSMONPSU_0_BASEADDR 0xFFA50000
  773. #define XPAR_XSYSMONPSU_0_HIGHADDR 0xFFA5FFFF
  774. /******************************************************************/
  775. #define XPAR_XSYSMONPSU_0_REF_FREQMHZ 49.999500
  776. /* Definitions for driver TTCPS */
  777. #define XPAR_XTTCPS_NUM_INSTANCES 12U
  778. /* Definitions for peripheral PSU_TTC_0 */
  779. #define XPAR_PSU_TTC_0_DEVICE_ID 0U
  780. #define XPAR_PSU_TTC_0_BASEADDR 0XFF110000U
  781. #define XPAR_PSU_TTC_0_TTC_CLK_FREQ_HZ 100000000U
  782. #define XPAR_PSU_TTC_0_TTC_CLK_CLKSRC 0U
  783. #define XPAR_PSU_TTC_1_DEVICE_ID 1U
  784. #define XPAR_PSU_TTC_1_BASEADDR 0XFF110004U
  785. #define XPAR_PSU_TTC_1_TTC_CLK_FREQ_HZ 100000000U
  786. #define XPAR_PSU_TTC_1_TTC_CLK_CLKSRC 0U
  787. #define XPAR_PSU_TTC_2_DEVICE_ID 2U
  788. #define XPAR_PSU_TTC_2_BASEADDR 0XFF110008U
  789. #define XPAR_PSU_TTC_2_TTC_CLK_FREQ_HZ 100000000U
  790. #define XPAR_PSU_TTC_2_TTC_CLK_CLKSRC 0U
  791. /* Definitions for peripheral PSU_TTC_1 */
  792. #define XPAR_PSU_TTC_3_DEVICE_ID 3U
  793. #define XPAR_PSU_TTC_3_BASEADDR 0XFF120000U
  794. #define XPAR_PSU_TTC_3_TTC_CLK_FREQ_HZ 100000000U
  795. #define XPAR_PSU_TTC_3_TTC_CLK_CLKSRC 0U
  796. #define XPAR_PSU_TTC_4_DEVICE_ID 4U
  797. #define XPAR_PSU_TTC_4_BASEADDR 0XFF120004U
  798. #define XPAR_PSU_TTC_4_TTC_CLK_FREQ_HZ 100000000U
  799. #define XPAR_PSU_TTC_4_TTC_CLK_CLKSRC 0U
  800. #define XPAR_PSU_TTC_5_DEVICE_ID 5U
  801. #define XPAR_PSU_TTC_5_BASEADDR 0XFF120008U
  802. #define XPAR_PSU_TTC_5_TTC_CLK_FREQ_HZ 100000000U
  803. #define XPAR_PSU_TTC_5_TTC_CLK_CLKSRC 0U
  804. /* Definitions for peripheral PSU_TTC_2 */
  805. #define XPAR_PSU_TTC_6_DEVICE_ID 6U
  806. #define XPAR_PSU_TTC_6_BASEADDR 0XFF130000U
  807. #define XPAR_PSU_TTC_6_TTC_CLK_FREQ_HZ 100000000U
  808. #define XPAR_PSU_TTC_6_TTC_CLK_CLKSRC 0U
  809. #define XPAR_PSU_TTC_7_DEVICE_ID 7U
  810. #define XPAR_PSU_TTC_7_BASEADDR 0XFF130004U
  811. #define XPAR_PSU_TTC_7_TTC_CLK_FREQ_HZ 100000000U
  812. #define XPAR_PSU_TTC_7_TTC_CLK_CLKSRC 0U
  813. #define XPAR_PSU_TTC_8_DEVICE_ID 8U
  814. #define XPAR_PSU_TTC_8_BASEADDR 0XFF130008U
  815. #define XPAR_PSU_TTC_8_TTC_CLK_FREQ_HZ 100000000U
  816. #define XPAR_PSU_TTC_8_TTC_CLK_CLKSRC 0U
  817. /* Definitions for peripheral PSU_TTC_3 */
  818. #define XPAR_PSU_TTC_9_DEVICE_ID 9U
  819. #define XPAR_PSU_TTC_9_BASEADDR 0XFF140000U
  820. #define XPAR_PSU_TTC_9_TTC_CLK_FREQ_HZ 100000000U
  821. #define XPAR_PSU_TTC_9_TTC_CLK_CLKSRC 0U
  822. #define XPAR_PSU_TTC_10_DEVICE_ID 10U
  823. #define XPAR_PSU_TTC_10_BASEADDR 0XFF140004U
  824. #define XPAR_PSU_TTC_10_TTC_CLK_FREQ_HZ 100000000U
  825. #define XPAR_PSU_TTC_10_TTC_CLK_CLKSRC 0U
  826. #define XPAR_PSU_TTC_11_DEVICE_ID 11U
  827. #define XPAR_PSU_TTC_11_BASEADDR 0XFF140008U
  828. #define XPAR_PSU_TTC_11_TTC_CLK_FREQ_HZ 100000000U
  829. #define XPAR_PSU_TTC_11_TTC_CLK_CLKSRC 0U
  830. /******************************************************************/
  831. /* Canonical definitions for peripheral PSU_TTC_0 */
  832. #define XPAR_XTTCPS_0_DEVICE_ID XPAR_PSU_TTC_0_DEVICE_ID
  833. #define XPAR_XTTCPS_0_BASEADDR 0xFF110000U
  834. #define XPAR_XTTCPS_0_TTC_CLK_FREQ_HZ 100000000U
  835. #define XPAR_XTTCPS_0_TTC_CLK_CLKSRC 0U
  836. #define XPAR_XTTCPS_1_DEVICE_ID XPAR_PSU_TTC_1_DEVICE_ID
  837. #define XPAR_XTTCPS_1_BASEADDR 0xFF110004U
  838. #define XPAR_XTTCPS_1_TTC_CLK_FREQ_HZ 100000000U
  839. #define XPAR_XTTCPS_1_TTC_CLK_CLKSRC 0U
  840. #define XPAR_XTTCPS_2_DEVICE_ID XPAR_PSU_TTC_2_DEVICE_ID
  841. #define XPAR_XTTCPS_2_BASEADDR 0xFF110008U
  842. #define XPAR_XTTCPS_2_TTC_CLK_FREQ_HZ 100000000U
  843. #define XPAR_XTTCPS_2_TTC_CLK_CLKSRC 0U
  844. /* Canonical definitions for peripheral PSU_TTC_1 */
  845. #define XPAR_XTTCPS_3_DEVICE_ID XPAR_PSU_TTC_3_DEVICE_ID
  846. #define XPAR_XTTCPS_3_BASEADDR 0xFF120000U
  847. #define XPAR_XTTCPS_3_TTC_CLK_FREQ_HZ 100000000U
  848. #define XPAR_XTTCPS_3_TTC_CLK_CLKSRC 0U
  849. #define XPAR_XTTCPS_4_DEVICE_ID XPAR_PSU_TTC_4_DEVICE_ID
  850. #define XPAR_XTTCPS_4_BASEADDR 0xFF120004U
  851. #define XPAR_XTTCPS_4_TTC_CLK_FREQ_HZ 100000000U
  852. #define XPAR_XTTCPS_4_TTC_CLK_CLKSRC 0U
  853. #define XPAR_XTTCPS_5_DEVICE_ID XPAR_PSU_TTC_5_DEVICE_ID
  854. #define XPAR_XTTCPS_5_BASEADDR 0xFF120008U
  855. #define XPAR_XTTCPS_5_TTC_CLK_FREQ_HZ 100000000U
  856. #define XPAR_XTTCPS_5_TTC_CLK_CLKSRC 0U
  857. /* Canonical definitions for peripheral PSU_TTC_2 */
  858. #define XPAR_XTTCPS_6_DEVICE_ID XPAR_PSU_TTC_6_DEVICE_ID
  859. #define XPAR_XTTCPS_6_BASEADDR 0xFF130000U
  860. #define XPAR_XTTCPS_6_TTC_CLK_FREQ_HZ 100000000U
  861. #define XPAR_XTTCPS_6_TTC_CLK_CLKSRC 0U
  862. #define XPAR_XTTCPS_7_DEVICE_ID XPAR_PSU_TTC_7_DEVICE_ID
  863. #define XPAR_XTTCPS_7_BASEADDR 0xFF130004U
  864. #define XPAR_XTTCPS_7_TTC_CLK_FREQ_HZ 100000000U
  865. #define XPAR_XTTCPS_7_TTC_CLK_CLKSRC 0U
  866. #define XPAR_XTTCPS_8_DEVICE_ID XPAR_PSU_TTC_8_DEVICE_ID
  867. #define XPAR_XTTCPS_8_BASEADDR 0xFF130008U
  868. #define XPAR_XTTCPS_8_TTC_CLK_FREQ_HZ 100000000U
  869. #define XPAR_XTTCPS_8_TTC_CLK_CLKSRC 0U
  870. /* Canonical definitions for peripheral PSU_TTC_3 */
  871. #define XPAR_XTTCPS_9_DEVICE_ID XPAR_PSU_TTC_9_DEVICE_ID
  872. #define XPAR_XTTCPS_9_BASEADDR 0xFF140000U
  873. #define XPAR_XTTCPS_9_TTC_CLK_FREQ_HZ 100000000U
  874. #define XPAR_XTTCPS_9_TTC_CLK_CLKSRC 0U
  875. #define XPAR_XTTCPS_10_DEVICE_ID XPAR_PSU_TTC_10_DEVICE_ID
  876. #define XPAR_XTTCPS_10_BASEADDR 0xFF140004U
  877. #define XPAR_XTTCPS_10_TTC_CLK_FREQ_HZ 100000000U
  878. #define XPAR_XTTCPS_10_TTC_CLK_CLKSRC 0U
  879. #define XPAR_XTTCPS_11_DEVICE_ID XPAR_PSU_TTC_11_DEVICE_ID
  880. #define XPAR_XTTCPS_11_BASEADDR 0xFF140008U
  881. #define XPAR_XTTCPS_11_TTC_CLK_FREQ_HZ 100000000U
  882. #define XPAR_XTTCPS_11_TTC_CLK_CLKSRC 0U
  883. /******************************************************************/
  884. /* Definitions for driver UARTPS */
  885. #define XPAR_XUARTPS_NUM_INSTANCES 1
  886. /* Definitions for peripheral PSU_UART_0 */
  887. #define XPAR_PSU_UART_0_DEVICE_ID 0
  888. #define XPAR_PSU_UART_0_BASEADDR 0xFF000000
  889. #define XPAR_PSU_UART_0_HIGHADDR 0xFF00FFFF
  890. #define XPAR_PSU_UART_0_UART_CLK_FREQ_HZ 99999001
  891. #define XPAR_PSU_UART_0_HAS_MODEM 0
  892. /******************************************************************/
  893. /* Canonical definitions for peripheral PSU_UART_0 */
  894. #define XPAR_XUARTPS_0_DEVICE_ID XPAR_PSU_UART_0_DEVICE_ID
  895. #define XPAR_XUARTPS_0_BASEADDR 0xFF000000
  896. #define XPAR_XUARTPS_0_HIGHADDR 0xFF00FFFF
  897. #define XPAR_XUARTPS_0_UART_CLK_FREQ_HZ 99999001
  898. #define XPAR_XUARTPS_0_HAS_MODEM 0
  899. /******************************************************************/
  900. /* Definition for input Clock */
  901. #define XPAR_PSU_UART_0_REF_CLK UART0_REF
  902. /* Definitions for driver USBPSU */
  903. #define XPAR_XUSBPSU_NUM_INSTANCES 1
  904. /* Definitions for peripheral PSU_USB_XHCI_0 */
  905. #define XPAR_PSU_USB_XHCI_0_DEVICE_ID 0
  906. #define XPAR_PSU_USB_XHCI_0_BASEADDR 0xFE200000
  907. #define XPAR_PSU_USB_XHCI_0_HIGHADDR 0xFE20FFFF
  908. /******************************************************************/
  909. #define XPAR_PSU_USB_XHCI_0_IS_CACHE_COHERENT 0
  910. #define XPAR_PSU_USB_XHCI_0_REF_CLK 0xff
  911. #define XPAR_PSU_USB_XHCI_0_SUPER_SPEED 1
  912. /* Canonical definitions for peripheral PSU_USB_XHCI_0 */
  913. #define XPAR_XUSBPSU_0_DEVICE_ID XPAR_PSU_USB_XHCI_0_DEVICE_ID
  914. #define XPAR_XUSBPSU_0_BASEADDR 0xFE200000
  915. #define XPAR_XUSBPSU_0_HIGHADDR 0xFE20FFFF
  916. /******************************************************************/
  917. /* Definitions for driver ZDMA */
  918. #define XPAR_XZDMA_NUM_INSTANCES 16
  919. /* Definitions for peripheral PSU_ADMA_0 */
  920. #define XPAR_PSU_ADMA_0_DEVICE_ID 0
  921. #define XPAR_PSU_ADMA_0_BASEADDR 0xFFA80000
  922. #define XPAR_PSU_ADMA_0_DMA_MODE 1
  923. #define XPAR_PSU_ADMA_0_HIGHADDR 0xFFA8FFFF
  924. #define XPAR_PSU_ADMA_0_ZDMA_CLK_FREQ_HZ 0
  925. /* Definitions for peripheral PSU_ADMA_1 */
  926. #define XPAR_PSU_ADMA_1_DEVICE_ID 1
  927. #define XPAR_PSU_ADMA_1_BASEADDR 0xFFA90000
  928. #define XPAR_PSU_ADMA_1_DMA_MODE 1
  929. #define XPAR_PSU_ADMA_1_HIGHADDR 0xFFA9FFFF
  930. #define XPAR_PSU_ADMA_1_ZDMA_CLK_FREQ_HZ 0
  931. /* Definitions for peripheral PSU_ADMA_2 */
  932. #define XPAR_PSU_ADMA_2_DEVICE_ID 2
  933. #define XPAR_PSU_ADMA_2_BASEADDR 0xFFAA0000
  934. #define XPAR_PSU_ADMA_2_DMA_MODE 1
  935. #define XPAR_PSU_ADMA_2_HIGHADDR 0xFFAAFFFF
  936. #define XPAR_PSU_ADMA_2_ZDMA_CLK_FREQ_HZ 0
  937. /* Definitions for peripheral PSU_ADMA_3 */
  938. #define XPAR_PSU_ADMA_3_DEVICE_ID 3
  939. #define XPAR_PSU_ADMA_3_BASEADDR 0xFFAB0000
  940. #define XPAR_PSU_ADMA_3_DMA_MODE 1
  941. #define XPAR_PSU_ADMA_3_HIGHADDR 0xFFABFFFF
  942. #define XPAR_PSU_ADMA_3_ZDMA_CLK_FREQ_HZ 0
  943. /* Definitions for peripheral PSU_ADMA_4 */
  944. #define XPAR_PSU_ADMA_4_DEVICE_ID 4
  945. #define XPAR_PSU_ADMA_4_BASEADDR 0xFFAC0000
  946. #define XPAR_PSU_ADMA_4_DMA_MODE 1
  947. #define XPAR_PSU_ADMA_4_HIGHADDR 0xFFACFFFF
  948. #define XPAR_PSU_ADMA_4_ZDMA_CLK_FREQ_HZ 0
  949. /* Definitions for peripheral PSU_ADMA_5 */
  950. #define XPAR_PSU_ADMA_5_DEVICE_ID 5
  951. #define XPAR_PSU_ADMA_5_BASEADDR 0xFFAD0000
  952. #define XPAR_PSU_ADMA_5_DMA_MODE 1
  953. #define XPAR_PSU_ADMA_5_HIGHADDR 0xFFADFFFF
  954. #define XPAR_PSU_ADMA_5_ZDMA_CLK_FREQ_HZ 0
  955. /* Definitions for peripheral PSU_ADMA_6 */
  956. #define XPAR_PSU_ADMA_6_DEVICE_ID 6
  957. #define XPAR_PSU_ADMA_6_BASEADDR 0xFFAE0000
  958. #define XPAR_PSU_ADMA_6_DMA_MODE 1
  959. #define XPAR_PSU_ADMA_6_HIGHADDR 0xFFAEFFFF
  960. #define XPAR_PSU_ADMA_6_ZDMA_CLK_FREQ_HZ 0
  961. /* Definitions for peripheral PSU_ADMA_7 */
  962. #define XPAR_PSU_ADMA_7_DEVICE_ID 7
  963. #define XPAR_PSU_ADMA_7_BASEADDR 0xFFAF0000
  964. #define XPAR_PSU_ADMA_7_DMA_MODE 1
  965. #define XPAR_PSU_ADMA_7_HIGHADDR 0xFFAFFFFF
  966. #define XPAR_PSU_ADMA_7_ZDMA_CLK_FREQ_HZ 0
  967. /* Definitions for peripheral PSU_GDMA_0 */
  968. #define XPAR_PSU_GDMA_0_DEVICE_ID 8
  969. #define XPAR_PSU_GDMA_0_BASEADDR 0xFD500000
  970. #define XPAR_PSU_GDMA_0_DMA_MODE 0
  971. #define XPAR_PSU_GDMA_0_HIGHADDR 0xFD50FFFF
  972. #define XPAR_PSU_GDMA_0_ZDMA_CLK_FREQ_HZ 0
  973. /* Definitions for peripheral PSU_GDMA_1 */
  974. #define XPAR_PSU_GDMA_1_DEVICE_ID 9
  975. #define XPAR_PSU_GDMA_1_BASEADDR 0xFD510000
  976. #define XPAR_PSU_GDMA_1_DMA_MODE 0
  977. #define XPAR_PSU_GDMA_1_HIGHADDR 0xFD51FFFF
  978. #define XPAR_PSU_GDMA_1_ZDMA_CLK_FREQ_HZ 0
  979. /* Definitions for peripheral PSU_GDMA_2 */
  980. #define XPAR_PSU_GDMA_2_DEVICE_ID 10
  981. #define XPAR_PSU_GDMA_2_BASEADDR 0xFD520000
  982. #define XPAR_PSU_GDMA_2_DMA_MODE 0
  983. #define XPAR_PSU_GDMA_2_HIGHADDR 0xFD52FFFF
  984. #define XPAR_PSU_GDMA_2_ZDMA_CLK_FREQ_HZ 0
  985. /* Definitions for peripheral PSU_GDMA_3 */
  986. #define XPAR_PSU_GDMA_3_DEVICE_ID 11
  987. #define XPAR_PSU_GDMA_3_BASEADDR 0xFD530000
  988. #define XPAR_PSU_GDMA_3_DMA_MODE 0
  989. #define XPAR_PSU_GDMA_3_HIGHADDR 0xFD53FFFF
  990. #define XPAR_PSU_GDMA_3_ZDMA_CLK_FREQ_HZ 0
  991. /* Definitions for peripheral PSU_GDMA_4 */
  992. #define XPAR_PSU_GDMA_4_DEVICE_ID 12
  993. #define XPAR_PSU_GDMA_4_BASEADDR 0xFD540000
  994. #define XPAR_PSU_GDMA_4_DMA_MODE 0
  995. #define XPAR_PSU_GDMA_4_HIGHADDR 0xFD54FFFF
  996. #define XPAR_PSU_GDMA_4_ZDMA_CLK_FREQ_HZ 0
  997. /* Definitions for peripheral PSU_GDMA_5 */
  998. #define XPAR_PSU_GDMA_5_DEVICE_ID 13
  999. #define XPAR_PSU_GDMA_5_BASEADDR 0xFD550000
  1000. #define XPAR_PSU_GDMA_5_DMA_MODE 0
  1001. #define XPAR_PSU_GDMA_5_HIGHADDR 0xFD55FFFF
  1002. #define XPAR_PSU_GDMA_5_ZDMA_CLK_FREQ_HZ 0
  1003. /* Definitions for peripheral PSU_GDMA_6 */
  1004. #define XPAR_PSU_GDMA_6_DEVICE_ID 14
  1005. #define XPAR_PSU_GDMA_6_BASEADDR 0xFD560000
  1006. #define XPAR_PSU_GDMA_6_DMA_MODE 0
  1007. #define XPAR_PSU_GDMA_6_HIGHADDR 0xFD56FFFF
  1008. #define XPAR_PSU_GDMA_6_ZDMA_CLK_FREQ_HZ 0
  1009. /* Definitions for peripheral PSU_GDMA_7 */
  1010. #define XPAR_PSU_GDMA_7_DEVICE_ID 15
  1011. #define XPAR_PSU_GDMA_7_BASEADDR 0xFD570000
  1012. #define XPAR_PSU_GDMA_7_DMA_MODE 0
  1013. #define XPAR_PSU_GDMA_7_HIGHADDR 0xFD57FFFF
  1014. #define XPAR_PSU_GDMA_7_ZDMA_CLK_FREQ_HZ 0
  1015. /******************************************************************/
  1016. #define XPAR_PSU_ADMA_0_IS_CACHE_COHERENT 0
  1017. #define XPAR_PSU_ADMA_1_IS_CACHE_COHERENT 0
  1018. #define XPAR_PSU_ADMA_2_IS_CACHE_COHERENT 0
  1019. #define XPAR_PSU_ADMA_3_IS_CACHE_COHERENT 0
  1020. #define XPAR_PSU_ADMA_4_IS_CACHE_COHERENT 0
  1021. #define XPAR_PSU_ADMA_5_IS_CACHE_COHERENT 0
  1022. #define XPAR_PSU_ADMA_6_IS_CACHE_COHERENT 0
  1023. #define XPAR_PSU_ADMA_7_IS_CACHE_COHERENT 0
  1024. #define XPAR_PSU_GDMA_0_IS_CACHE_COHERENT 0
  1025. #define XPAR_PSU_GDMA_1_IS_CACHE_COHERENT 0
  1026. #define XPAR_PSU_GDMA_2_IS_CACHE_COHERENT 0
  1027. #define XPAR_PSU_GDMA_3_IS_CACHE_COHERENT 0
  1028. #define XPAR_PSU_GDMA_4_IS_CACHE_COHERENT 0
  1029. #define XPAR_PSU_GDMA_5_IS_CACHE_COHERENT 0
  1030. #define XPAR_PSU_GDMA_6_IS_CACHE_COHERENT 0
  1031. #define XPAR_PSU_GDMA_7_IS_CACHE_COHERENT 0
  1032. /* Canonical definitions for peripheral PSU_ADMA_0 */
  1033. #define XPAR_XZDMA_0_DEVICE_ID XPAR_PSU_ADMA_0_DEVICE_ID
  1034. #define XPAR_XZDMA_0_BASEADDR 0xFFA80000
  1035. #define XPAR_XZDMA_0_DMA_MODE 1
  1036. #define XPAR_XZDMA_0_HIGHADDR 0xFFA8FFFF
  1037. #define XPAR_XZDMA_0_ZDMA_CLK_FREQ_HZ 0
  1038. /* Canonical definitions for peripheral PSU_ADMA_1 */
  1039. #define XPAR_XZDMA_1_DEVICE_ID XPAR_PSU_ADMA_1_DEVICE_ID
  1040. #define XPAR_XZDMA_1_BASEADDR 0xFFA90000
  1041. #define XPAR_XZDMA_1_DMA_MODE 1
  1042. #define XPAR_XZDMA_1_HIGHADDR 0xFFA9FFFF
  1043. #define XPAR_XZDMA_1_ZDMA_CLK_FREQ_HZ 0
  1044. /* Canonical definitions for peripheral PSU_ADMA_2 */
  1045. #define XPAR_XZDMA_2_DEVICE_ID XPAR_PSU_ADMA_2_DEVICE_ID
  1046. #define XPAR_XZDMA_2_BASEADDR 0xFFAA0000
  1047. #define XPAR_XZDMA_2_DMA_MODE 1
  1048. #define XPAR_XZDMA_2_HIGHADDR 0xFFAAFFFF
  1049. #define XPAR_XZDMA_2_ZDMA_CLK_FREQ_HZ 0
  1050. /* Canonical definitions for peripheral PSU_ADMA_3 */
  1051. #define XPAR_XZDMA_3_DEVICE_ID XPAR_PSU_ADMA_3_DEVICE_ID
  1052. #define XPAR_XZDMA_3_BASEADDR 0xFFAB0000
  1053. #define XPAR_XZDMA_3_DMA_MODE 1
  1054. #define XPAR_XZDMA_3_HIGHADDR 0xFFABFFFF
  1055. #define XPAR_XZDMA_3_ZDMA_CLK_FREQ_HZ 0
  1056. /* Canonical definitions for peripheral PSU_ADMA_4 */
  1057. #define XPAR_XZDMA_4_DEVICE_ID XPAR_PSU_ADMA_4_DEVICE_ID
  1058. #define XPAR_XZDMA_4_BASEADDR 0xFFAC0000
  1059. #define XPAR_XZDMA_4_DMA_MODE 1
  1060. #define XPAR_XZDMA_4_HIGHADDR 0xFFACFFFF
  1061. #define XPAR_XZDMA_4_ZDMA_CLK_FREQ_HZ 0
  1062. /* Canonical definitions for peripheral PSU_ADMA_5 */
  1063. #define XPAR_XZDMA_5_DEVICE_ID XPAR_PSU_ADMA_5_DEVICE_ID
  1064. #define XPAR_XZDMA_5_BASEADDR 0xFFAD0000
  1065. #define XPAR_XZDMA_5_DMA_MODE 1
  1066. #define XPAR_XZDMA_5_HIGHADDR 0xFFADFFFF
  1067. #define XPAR_XZDMA_5_ZDMA_CLK_FREQ_HZ 0
  1068. /* Canonical definitions for peripheral PSU_ADMA_6 */
  1069. #define XPAR_XZDMA_6_DEVICE_ID XPAR_PSU_ADMA_6_DEVICE_ID
  1070. #define XPAR_XZDMA_6_BASEADDR 0xFFAE0000
  1071. #define XPAR_XZDMA_6_DMA_MODE 1
  1072. #define XPAR_XZDMA_6_HIGHADDR 0xFFAEFFFF
  1073. #define XPAR_XZDMA_6_ZDMA_CLK_FREQ_HZ 0
  1074. /* Canonical definitions for peripheral PSU_ADMA_7 */
  1075. #define XPAR_XZDMA_7_DEVICE_ID XPAR_PSU_ADMA_7_DEVICE_ID
  1076. #define XPAR_XZDMA_7_BASEADDR 0xFFAF0000
  1077. #define XPAR_XZDMA_7_DMA_MODE 1
  1078. #define XPAR_XZDMA_7_HIGHADDR 0xFFAFFFFF
  1079. #define XPAR_XZDMA_7_ZDMA_CLK_FREQ_HZ 0
  1080. /* Canonical definitions for peripheral PSU_GDMA_0 */
  1081. #define XPAR_XZDMA_8_DEVICE_ID XPAR_PSU_GDMA_0_DEVICE_ID
  1082. #define XPAR_XZDMA_8_BASEADDR 0xFD500000
  1083. #define XPAR_XZDMA_8_DMA_MODE 0
  1084. #define XPAR_XZDMA_8_HIGHADDR 0xFD50FFFF
  1085. #define XPAR_XZDMA_8_ZDMA_CLK_FREQ_HZ 0
  1086. /* Canonical definitions for peripheral PSU_GDMA_1 */
  1087. #define XPAR_XZDMA_9_DEVICE_ID XPAR_PSU_GDMA_1_DEVICE_ID
  1088. #define XPAR_XZDMA_9_BASEADDR 0xFD510000
  1089. #define XPAR_XZDMA_9_DMA_MODE 0
  1090. #define XPAR_XZDMA_9_HIGHADDR 0xFD51FFFF
  1091. #define XPAR_XZDMA_9_ZDMA_CLK_FREQ_HZ 0
  1092. /* Canonical definitions for peripheral PSU_GDMA_2 */
  1093. #define XPAR_XZDMA_10_DEVICE_ID XPAR_PSU_GDMA_2_DEVICE_ID
  1094. #define XPAR_XZDMA_10_BASEADDR 0xFD520000
  1095. #define XPAR_XZDMA_10_DMA_MODE 0
  1096. #define XPAR_XZDMA_10_HIGHADDR 0xFD52FFFF
  1097. #define XPAR_XZDMA_10_ZDMA_CLK_FREQ_HZ 0
  1098. /* Canonical definitions for peripheral PSU_GDMA_3 */
  1099. #define XPAR_XZDMA_11_DEVICE_ID XPAR_PSU_GDMA_3_DEVICE_ID
  1100. #define XPAR_XZDMA_11_BASEADDR 0xFD530000
  1101. #define XPAR_XZDMA_11_DMA_MODE 0
  1102. #define XPAR_XZDMA_11_HIGHADDR 0xFD53FFFF
  1103. #define XPAR_XZDMA_11_ZDMA_CLK_FREQ_HZ 0
  1104. /* Canonical definitions for peripheral PSU_GDMA_4 */
  1105. #define XPAR_XZDMA_12_DEVICE_ID XPAR_PSU_GDMA_4_DEVICE_ID
  1106. #define XPAR_XZDMA_12_BASEADDR 0xFD540000
  1107. #define XPAR_XZDMA_12_DMA_MODE 0
  1108. #define XPAR_XZDMA_12_HIGHADDR 0xFD54FFFF
  1109. #define XPAR_XZDMA_12_ZDMA_CLK_FREQ_HZ 0
  1110. /* Canonical definitions for peripheral PSU_GDMA_5 */
  1111. #define XPAR_XZDMA_13_DEVICE_ID XPAR_PSU_GDMA_5_DEVICE_ID
  1112. #define XPAR_XZDMA_13_BASEADDR 0xFD550000
  1113. #define XPAR_XZDMA_13_DMA_MODE 0
  1114. #define XPAR_XZDMA_13_HIGHADDR 0xFD55FFFF
  1115. #define XPAR_XZDMA_13_ZDMA_CLK_FREQ_HZ 0
  1116. /* Canonical definitions for peripheral PSU_GDMA_6 */
  1117. #define XPAR_XZDMA_14_DEVICE_ID XPAR_PSU_GDMA_6_DEVICE_ID
  1118. #define XPAR_XZDMA_14_BASEADDR 0xFD560000
  1119. #define XPAR_XZDMA_14_DMA_MODE 0
  1120. #define XPAR_XZDMA_14_HIGHADDR 0xFD56FFFF
  1121. #define XPAR_XZDMA_14_ZDMA_CLK_FREQ_HZ 0
  1122. /* Canonical definitions for peripheral PSU_GDMA_7 */
  1123. #define XPAR_XZDMA_15_DEVICE_ID XPAR_PSU_GDMA_7_DEVICE_ID
  1124. #define XPAR_XZDMA_15_BASEADDR 0xFD570000
  1125. #define XPAR_XZDMA_15_DMA_MODE 0
  1126. #define XPAR_XZDMA_15_HIGHADDR 0xFD57FFFF
  1127. #define XPAR_XZDMA_15_ZDMA_CLK_FREQ_HZ 0
  1128. /******************************************************************/
  1129. #endif /* end of protection macro */