interrupt.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-06 Bernard first version
  9. * 2018-11-22 Jesven add smp support
  10. */
  11. #include <rthw.h>
  12. #include <rtthread.h>
  13. #include "interrupt.h"
  14. #include "gic.h"
  15. #include "gicv3.h"
  16. #include "ioremap.h"
  17. /* exception and interrupt handler table */
  18. struct rt_irq_desc isr_table[MAX_HANDLERS];
  19. #ifndef RT_USING_SMP
  20. /* Those variables will be accessed in ISR, so we need to share them. */
  21. rt_ubase_t rt_interrupt_from_thread = 0;
  22. rt_ubase_t rt_interrupt_to_thread = 0;
  23. rt_ubase_t rt_thread_switch_interrupt_flag = 0;
  24. #endif
  25. #ifndef RT_CPUS_NR
  26. #define RT_CPUS_NR 1
  27. #endif
  28. const unsigned int VECTOR_BASE = 0x00;
  29. extern void rt_cpu_vector_set_base(void *addr);
  30. extern void *system_vectors;
  31. #ifdef RT_USING_SMP
  32. #define rt_interrupt_nest rt_cpu_self()->irq_nest
  33. #else
  34. extern volatile rt_atomic_t rt_interrupt_nest;
  35. #endif
  36. #ifdef SOC_BCM283x
  37. static void default_isr_handler(int vector, void *param)
  38. {
  39. #ifdef RT_USING_SMP
  40. rt_kprintf("cpu %d unhandled irq: %d\n", rt_hw_cpu_id(),vector);
  41. #else
  42. rt_kprintf("unhandled irq: %d\n",vector);
  43. #endif
  44. }
  45. #endif
  46. void rt_hw_vector_init(void)
  47. {
  48. rt_cpu_vector_set_base(&system_vectors);
  49. }
  50. /**
  51. * This function will initialize hardware interrupt
  52. */
  53. void rt_hw_interrupt_init(void)
  54. {
  55. #ifdef SOC_BCM283x
  56. rt_uint32_t index;
  57. /* initialize vector table */
  58. rt_hw_vector_init();
  59. /* initialize exceptions table */
  60. rt_memset(isr_table, 0x00, sizeof(isr_table));
  61. /* mask all of interrupts */
  62. IRQ_DISABLE_BASIC = 0x000000ff;
  63. IRQ_DISABLE1 = 0xffffffff;
  64. IRQ_DISABLE2 = 0xffffffff;
  65. for (index = 0; index < MAX_HANDLERS; index ++)
  66. {
  67. isr_table[index].handler = default_isr_handler;
  68. isr_table[index].param = RT_NULL;
  69. #ifdef RT_USING_INTERRUPT_INFO
  70. rt_strncpy(isr_table[index].name, "unknown", RT_NAME_MAX);
  71. isr_table[index].counter = 0;
  72. #endif
  73. }
  74. /* init interrupt nest, and context in thread sp */
  75. rt_atomic_store(&rt_interrupt_nest, 0);
  76. rt_interrupt_from_thread = 0;
  77. rt_interrupt_to_thread = 0;
  78. rt_thread_switch_interrupt_flag = 0;
  79. #else
  80. rt_uint64_t gic_cpu_base;
  81. rt_uint64_t gic_dist_base;
  82. #ifdef BSP_USING_GICV3
  83. rt_uint64_t gic_rdist_base;
  84. #endif
  85. rt_uint64_t gic_irq_start;
  86. /* initialize vector table */
  87. rt_hw_vector_init();
  88. /* initialize exceptions table */
  89. rt_memset(isr_table, 0x00, sizeof(isr_table));
  90. /* initialize ARM GIC */
  91. #if defined(RT_USING_SMART) || defined(RT_USING_OFW)
  92. gic_dist_base = (rt_uint64_t)rt_ioremap((void*)platform_get_gic_dist_base(), 0x40000);
  93. gic_cpu_base = (rt_uint64_t)rt_ioremap((void*)platform_get_gic_cpu_base(), 0x1000);
  94. #ifdef BSP_USING_GICV3
  95. gic_rdist_base = (rt_uint64_t)rt_ioremap((void*)platform_get_gic_redist_base(),
  96. ARM_GIC_CPU_NUM * (2 << 16));
  97. #endif
  98. #else
  99. gic_dist_base = platform_get_gic_dist_base();
  100. gic_cpu_base = platform_get_gic_cpu_base();
  101. #ifdef BSP_USING_GICV3
  102. gic_rdist_base = platform_get_gic_redist_base();
  103. #endif
  104. #endif
  105. gic_irq_start = GIC_IRQ_START;
  106. arm_gic_dist_init(0, gic_dist_base, gic_irq_start);
  107. arm_gic_cpu_init(0, gic_cpu_base);
  108. #ifdef BSP_USING_GICV3
  109. arm_gic_redist_init(0, gic_rdist_base);
  110. #endif
  111. #endif
  112. }
  113. /**
  114. * This function will mask a interrupt.
  115. * @param vector the interrupt number
  116. */
  117. void rt_hw_interrupt_mask(int vector)
  118. {
  119. #ifdef SOC_BCM283x
  120. if (vector < 32)
  121. {
  122. IRQ_DISABLE1 = (1 << vector);
  123. }
  124. else if (vector < 64)
  125. {
  126. vector = vector % 32;
  127. IRQ_DISABLE2 = (1 << vector);
  128. }
  129. else
  130. {
  131. vector = vector - 64;
  132. IRQ_DISABLE_BASIC = (1 << vector);
  133. }
  134. #else
  135. arm_gic_mask(0, vector);
  136. #endif
  137. }
  138. /**
  139. * This function will un-mask a interrupt.
  140. * @param vector the interrupt number
  141. */
  142. void rt_hw_interrupt_umask(int vector)
  143. {
  144. #ifdef SOC_BCM283x
  145. if (vector < 32)
  146. {
  147. IRQ_ENABLE1 = (1 << vector);
  148. }
  149. else if (vector < 64)
  150. {
  151. vector = vector % 32;
  152. IRQ_ENABLE2 = (1 << vector);
  153. }
  154. else
  155. {
  156. vector = vector - 64;
  157. IRQ_ENABLE_BASIC = (1 << vector);
  158. }
  159. #else
  160. arm_gic_umask(0, vector);
  161. #endif
  162. }
  163. /**
  164. * This function returns the active interrupt number.
  165. * @param none
  166. */
  167. int rt_hw_interrupt_get_irq(void)
  168. {
  169. #ifndef SOC_BCM283x
  170. return arm_gic_get_active_irq(0);
  171. #else
  172. return 0;
  173. #endif
  174. }
  175. /**
  176. * This function acknowledges the interrupt.
  177. * @param vector the interrupt number
  178. */
  179. void rt_hw_interrupt_ack(int vector)
  180. {
  181. #ifndef SOC_BCM283x
  182. arm_gic_ack(0, vector);
  183. #endif
  184. }
  185. #ifndef SOC_BCM283x
  186. /**
  187. * This function set interrupt CPU targets.
  188. * @param vector: the interrupt number
  189. * cpu_mask: target cpus mask, one bit for one core
  190. */
  191. void rt_hw_interrupt_set_target_cpus(int vector, unsigned long cpu_mask)
  192. {
  193. #ifdef BSP_USING_GIC
  194. #ifdef BSP_USING_GICV3
  195. arm_gic_set_router_cpu(0, vector, cpu_mask);
  196. #else
  197. arm_gic_set_cpu(0, vector, (unsigned int) cpu_mask);
  198. #endif
  199. #endif
  200. }
  201. /**
  202. * This function get interrupt CPU targets.
  203. * @param vector: the interrupt number
  204. * @return target cpus mask, one bit for one core
  205. */
  206. unsigned int rt_hw_interrupt_get_target_cpus(int vector)
  207. {
  208. return arm_gic_get_target_cpu(0, vector);
  209. }
  210. /**
  211. * This function set interrupt triger mode.
  212. * @param vector: the interrupt number
  213. * mode: interrupt triger mode; 0: level triger, 1: edge triger
  214. */
  215. void rt_hw_interrupt_set_triger_mode(int vector, unsigned int mode)
  216. {
  217. arm_gic_set_configuration(0, vector, mode & IRQ_MODE_MASK);
  218. }
  219. /**
  220. * This function get interrupt triger mode.
  221. * @param vector: the interrupt number
  222. * @return interrupt triger mode; 0: level triger, 1: edge triger
  223. */
  224. unsigned int rt_hw_interrupt_get_triger_mode(int vector)
  225. {
  226. return arm_gic_get_configuration(0, vector);
  227. }
  228. /**
  229. * This function set interrupt pending flag.
  230. * @param vector: the interrupt number
  231. */
  232. void rt_hw_interrupt_set_pending(int vector)
  233. {
  234. arm_gic_set_pending_irq(0, vector);
  235. }
  236. /**
  237. * This function get interrupt pending flag.
  238. * @param vector: the interrupt number
  239. * @return interrupt pending flag, 0: not pending; 1: pending
  240. */
  241. unsigned int rt_hw_interrupt_get_pending(int vector)
  242. {
  243. return arm_gic_get_pending_irq(0, vector);
  244. }
  245. /**
  246. * This function clear interrupt pending flag.
  247. * @param vector: the interrupt number
  248. */
  249. void rt_hw_interrupt_clear_pending(int vector)
  250. {
  251. arm_gic_clear_pending_irq(0, vector);
  252. }
  253. /**
  254. * This function set interrupt priority value.
  255. * @param vector: the interrupt number
  256. * priority: the priority of interrupt to set
  257. */
  258. void rt_hw_interrupt_set_priority(int vector, unsigned int priority)
  259. {
  260. arm_gic_set_priority(0, vector, priority);
  261. }
  262. /**
  263. * This function get interrupt priority.
  264. * @param vector: the interrupt number
  265. * @return interrupt priority value
  266. */
  267. unsigned int rt_hw_interrupt_get_priority(int vector)
  268. {
  269. return arm_gic_get_priority(0, vector);
  270. }
  271. /**
  272. * This function set priority masking threshold.
  273. * @param priority: priority masking threshold
  274. */
  275. void rt_hw_interrupt_set_priority_mask(unsigned int priority)
  276. {
  277. arm_gic_set_interface_prior_mask(0, priority);
  278. }
  279. /**
  280. * This function get priority masking threshold.
  281. * @param none
  282. * @return priority masking threshold
  283. */
  284. unsigned int rt_hw_interrupt_get_priority_mask(void)
  285. {
  286. return arm_gic_get_interface_prior_mask(0);
  287. }
  288. /**
  289. * This function set priority grouping field split point.
  290. * @param bits: priority grouping field split point
  291. * @return 0: success; -1: failed
  292. */
  293. int rt_hw_interrupt_set_prior_group_bits(unsigned int bits)
  294. {
  295. int status;
  296. if (bits < 8)
  297. {
  298. arm_gic_set_binary_point(0, (7 - bits));
  299. status = 0;
  300. }
  301. else
  302. {
  303. status = -1;
  304. }
  305. return (status);
  306. }
  307. /**
  308. * This function get priority grouping field split point.
  309. * @param none
  310. * @return priority grouping field split point
  311. */
  312. unsigned int rt_hw_interrupt_get_prior_group_bits(void)
  313. {
  314. unsigned int bp;
  315. bp = arm_gic_get_binary_point(0) & 0x07;
  316. return (7 - bp);
  317. }
  318. #endif /* SOC_BCM283x */
  319. /**
  320. * This function will install a interrupt service routine to a interrupt.
  321. * @param vector the interrupt number
  322. * @param new_handler the interrupt service routine to be installed
  323. * @param old_handler the old interrupt service routine
  324. */
  325. rt_isr_handler_t rt_hw_interrupt_install(int vector, rt_isr_handler_t handler,
  326. void *param, const char *name)
  327. {
  328. rt_isr_handler_t old_handler = RT_NULL;
  329. if (vector < MAX_HANDLERS)
  330. {
  331. old_handler = isr_table[vector].handler;
  332. if (handler != RT_NULL)
  333. {
  334. #ifdef RT_USING_INTERRUPT_INFO
  335. rt_strncpy(isr_table[vector].name, name, RT_NAME_MAX);
  336. #endif /* RT_USING_INTERRUPT_INFO */
  337. isr_table[vector].handler = handler;
  338. isr_table[vector].param = param;
  339. }
  340. }
  341. #ifdef BSP_USING_GIC
  342. if (vector > 32)
  343. {
  344. #ifdef BSP_USING_GICV3
  345. rt_uint64_t cpu_affinity_val;
  346. __asm__ volatile ("mrs %0, mpidr_el1":"=r"(cpu_affinity_val));
  347. rt_hw_interrupt_set_target_cpus(vector, cpu_affinity_val);
  348. #else
  349. rt_hw_interrupt_set_target_cpus(vector, 1 << rt_hw_cpu_id());
  350. #endif /* BSP_USING_GICV3 */
  351. }
  352. #endif
  353. return old_handler;
  354. }
  355. #if defined(RT_USING_SMP) || defined(RT_USING_AMP)
  356. void rt_hw_ipi_send(int ipi_vector, unsigned int cpu_mask)
  357. {
  358. #ifdef BSP_USING_GICV2
  359. arm_gic_send_sgi(0, ipi_vector, cpu_mask, 0);
  360. #elif defined(BSP_USING_GICV3)
  361. rt_uint32_t gicv3_cpu_mask[(RT_CPUS_NR + 31) >> 5];
  362. gicv3_cpu_mask[0] = cpu_mask;
  363. arm_gic_send_affinity_sgi(0, ipi_vector, gicv3_cpu_mask, GICV3_ROUTED_TO_SPEC);
  364. #endif
  365. }
  366. void rt_hw_ipi_handler_install(int ipi_vector, rt_isr_handler_t ipi_isr_handler)
  367. {
  368. /* note: ipi_vector maybe different with irq_vector */
  369. rt_hw_interrupt_install(ipi_vector, ipi_isr_handler, 0, "IPI_HANDLER");
  370. }
  371. #endif
  372. #if defined(FINSH_USING_MSH) && defined(RT_USING_INTERRUPT_INFO)
  373. int list_isr()
  374. {
  375. int idx;
  376. rt_kprintf("%-*.*s nr handler param counter ", RT_NAME_MAX, RT_NAME_MAX, "irq");
  377. #ifdef RT_USING_SMP
  378. for (int i = 0; i < RT_CPUS_NR; i++)
  379. {
  380. rt_kprintf(" cpu%2d ", i);
  381. }
  382. #endif
  383. rt_kprintf("\n");
  384. for (int i = 0; i < RT_NAME_MAX; i++)
  385. {
  386. rt_kprintf("-");
  387. }
  388. rt_kprintf(" ---- ------------------ ------------------ ----------------");
  389. #ifdef RT_USING_SMP
  390. for (int i = 0; i < RT_CPUS_NR; i++)
  391. {
  392. rt_kprintf(" -------");
  393. }
  394. #endif
  395. rt_kprintf("\n");
  396. for (idx = 0; idx < MAX_HANDLERS; idx++)
  397. {
  398. if (isr_table[idx].handler != RT_NULL)
  399. {
  400. rt_kprintf("%*.s %4d %p %p %16d", RT_NAME_MAX, isr_table[idx].name, idx, isr_table[idx].handler,
  401. isr_table[idx].param, isr_table[idx].counter);
  402. #ifdef RT_USING_SMP
  403. for (int i = 0; i < RT_CPUS_NR; i++)
  404. rt_kprintf(" %7d", isr_table[idx].cpu_counter[i]);
  405. #endif
  406. rt_kprintf("\n");
  407. }
  408. }
  409. return 0;
  410. }
  411. #include "finsh.h"
  412. MSH_CMD_EXPORT(list_isr, list isr)
  413. #endif