drv_gpio.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. /*
  2. * Copyright (c) 2006-2024, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-07-29 KyleChan first version
  9. * 2022-01-19 Sherman add PIN2IRQX_TABLE
  10. */
  11. #include <drv_gpio.h>
  12. #ifdef RT_USING_PIN
  13. #define DBG_TAG "drv.gpio"
  14. #ifdef DRV_DEBUG
  15. #define DBG_LVL DBG_LOG
  16. #else
  17. #define DBG_LVL DBG_INFO
  18. #endif /* DRV_DEBUG */
  19. #ifdef R_ICU_H
  20. #include "gpio_cfg.h"
  21. static rt_base_t ra_pin_get_irqx(rt_uint32_t pin)
  22. {
  23. PIN2IRQX_TABLE(pin)
  24. }
  25. static struct rt_pin_irq_hdr pin_irq_hdr_tab[RA_IRQ_MAX] = {0};
  26. struct ra_pin_irq_map pin_irq_map[RA_IRQ_MAX] = {0};
  27. static void ra_irq_tab_init(void)
  28. {
  29. for (int i = 0; i < RA_IRQ_MAX; ++i)
  30. {
  31. pin_irq_hdr_tab[i].pin = -1;
  32. pin_irq_hdr_tab[i].mode = 0;
  33. pin_irq_hdr_tab[i].args = RT_NULL;
  34. pin_irq_hdr_tab[i].hdr = RT_NULL;
  35. }
  36. }
  37. static void ra_pin_map_init(void)
  38. {
  39. #ifdef VECTOR_NUMBER_ICU_IRQ0
  40. pin_irq_map[0].irq_ctrl = &g_external_irq0_ctrl;
  41. pin_irq_map[0].irq_cfg = &g_external_irq0_cfg;
  42. #endif
  43. #ifdef VECTOR_NUMBER_ICU_IRQ1
  44. pin_irq_map[1].irq_ctrl = &g_external_irq1_ctrl;
  45. pin_irq_map[1].irq_cfg = &g_external_irq1_cfg;
  46. #endif
  47. #ifdef VECTOR_NUMBER_ICU_IRQ2
  48. pin_irq_map[2].irq_ctrl = &g_external_irq2_ctrl;
  49. pin_irq_map[2].irq_cfg = &g_external_irq2_cfg;
  50. #endif
  51. #ifdef VECTOR_NUMBER_ICU_IRQ3
  52. pin_irq_map[3].irq_ctrl = &g_external_irq3_ctrl;
  53. pin_irq_map[3].irq_cfg = &g_external_irq3_cfg;
  54. #endif
  55. #ifdef VECTOR_NUMBER_ICU_IRQ4
  56. pin_irq_map[4].irq_ctrl = &g_external_irq4_ctrl;
  57. pin_irq_map[4].irq_cfg = &g_external_irq4_cfg;
  58. #endif
  59. #ifdef VECTOR_NUMBER_ICU_IRQ5
  60. pin_irq_map[5].irq_ctrl = &g_external_irq5_ctrl;
  61. pin_irq_map[5].irq_cfg = &g_external_irq5_cfg;
  62. #endif
  63. #ifdef VECTOR_NUMBER_ICU_IRQ6
  64. pin_irq_map[6].irq_ctrl = &g_external_irq6_ctrl;
  65. pin_irq_map[6].irq_cfg = &g_external_irq6_cfg;
  66. #endif
  67. #ifdef VECTOR_NUMBER_ICU_IRQ7
  68. pin_irq_map[7].irq_ctrl = &g_external_irq7_ctrl;
  69. pin_irq_map[7].irq_cfg = &g_external_irq7_cfg;
  70. #endif
  71. #ifdef VECTOR_NUMBER_ICU_IRQ8
  72. pin_irq_map[8].irq_ctrl = &g_external_irq8_ctrl;
  73. pin_irq_map[8].irq_cfg = &g_external_irq8_cfg;
  74. #endif
  75. #ifdef VECTOR_NUMBER_ICU_IRQ9
  76. pin_irq_map[9].irq_ctrl = &g_external_irq9_ctrl;
  77. pin_irq_map[9].irq_cfg = &g_external_irq9_cfg;
  78. #endif
  79. #ifdef VECTOR_NUMBER_ICU_IRQ10
  80. pin_irq_map[10].irq_ctrl = &g_external_irq10_ctrl;
  81. pin_irq_map[10].irq_cfg = &g_external_irq10_cfg;
  82. #endif
  83. #ifdef VECTOR_NUMBER_ICU_IRQ11
  84. pin_irq_map[11].irq_ctrl = &g_external_irq11_ctrl;
  85. pin_irq_map[11].irq_cfg = &g_external_irq11_cfg;
  86. #endif
  87. #ifdef VECTOR_NUMBER_ICU_IRQ12
  88. pin_irq_map[12].irq_ctrl = &g_external_irq12_ctrl;
  89. pin_irq_map[12].irq_cfg = &g_external_irq12_cfg;
  90. #endif
  91. #ifdef VECTOR_NUMBER_ICU_IRQ13
  92. pin_irq_map[13].irq_ctrl = &g_external_irq13_ctrl;
  93. pin_irq_map[13].irq_cfg = &g_external_irq13_cfg;
  94. #endif
  95. #ifdef VECTOR_NUMBER_ICU_IRQ14
  96. pin_irq_map[14].irq_ctrl = &g_external_irq14_ctrl;
  97. pin_irq_map[14].irq_cfg = &g_external_irq14_cfg;
  98. #endif
  99. #ifdef VECTOR_NUMBER_ICU_IRQ15
  100. pin_irq_map[15].irq_ctrl = &g_external_irq15_ctrl;
  101. pin_irq_map[15].irq_cfg = &g_external_irq15_cfg;
  102. #endif
  103. }
  104. #endif /* R_ICU_H */
  105. static void ra_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  106. {
  107. fsp_err_t err;
  108. switch (mode)
  109. {
  110. case PIN_MODE_OUTPUT:
  111. err = R_IOPORT_PinCfg(&g_ioport_ctrl, (bsp_io_port_pin_t)pin, BSP_IO_DIRECTION_OUTPUT);
  112. if (err != FSP_SUCCESS)
  113. {
  114. LOG_E("PIN_MODE_OUTPUT configuration failed");
  115. return;
  116. }
  117. break;
  118. case PIN_MODE_INPUT:
  119. err = R_IOPORT_PinCfg(&g_ioport_ctrl, (bsp_io_port_pin_t)pin, BSP_IO_DIRECTION_INPUT);
  120. if (err != FSP_SUCCESS)
  121. {
  122. LOG_E("PIN_MODE_INPUT configuration failed");
  123. return;
  124. }
  125. break;
  126. case PIN_MODE_OUTPUT_OD:
  127. err = R_IOPORT_PinCfg(&g_ioport_ctrl, (bsp_io_port_pin_t)pin, IOPORT_CFG_NMOS_ENABLE);
  128. if (err != FSP_SUCCESS)
  129. {
  130. LOG_E("PIN_MODE_OUTPUT_OD configuration failed");
  131. return;
  132. }
  133. break;
  134. }
  135. }
  136. static void ra_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  137. {
  138. bsp_io_level_t level = BSP_IO_LEVEL_HIGH;
  139. if (value != level)
  140. {
  141. level = BSP_IO_LEVEL_LOW;
  142. }
  143. R_BSP_PinAccessEnable();
  144. #ifdef SOC_SERIES_R9A07G0
  145. R_IOPORT_PinWrite(&g_ioport_ctrl, (bsp_io_port_pin_t)pin, (bsp_io_level_t)level);
  146. #else
  147. R_BSP_PinWrite(pin, level);
  148. #endif
  149. R_BSP_PinAccessDisable();
  150. }
  151. static rt_ssize_t ra_pin_read(rt_device_t dev, rt_base_t pin)
  152. {
  153. if ((pin > RA_MAX_PIN_VALUE) || (pin < RA_MIN_PIN_VALUE))
  154. {
  155. return -RT_EINVAL;
  156. }
  157. #ifdef SOC_SERIES_R9A07G0
  158. bsp_io_level_t io_level;
  159. R_IOPORT_PinRead(&g_ioport_ctrl, (bsp_io_port_pin_t)pin, &io_level);
  160. return io_level;
  161. #else
  162. return R_BSP_PinRead(pin);
  163. #endif
  164. }
  165. static rt_err_t ra_pin_irq_enable(struct rt_device *device, rt_base_t pin, rt_uint8_t enabled)
  166. {
  167. #ifdef R_ICU_H
  168. rt_err_t err;
  169. rt_int32_t irqx = ra_pin_get_irqx(pin);
  170. if (PIN_IRQ_ENABLE == enabled)
  171. {
  172. if (0 <= irqx && irqx < sizeof(pin_irq_map) / sizeof(pin_irq_map[0]))
  173. {
  174. err = R_ICU_ExternalIrqOpen((external_irq_ctrl_t *const)pin_irq_map[irqx].irq_ctrl,
  175. (external_irq_cfg_t const * const)pin_irq_map[irqx].irq_cfg);
  176. /* Handle error */
  177. if (FSP_SUCCESS != err)
  178. {
  179. /* ICU Open failure message */
  180. LOG_E("\r\n**R_ICU_ExternalIrqOpen API FAILED**\r\n");
  181. return -RT_ERROR;
  182. }
  183. err = R_ICU_ExternalIrqEnable((external_irq_ctrl_t *const)pin_irq_map[irqx].irq_ctrl);
  184. /* Handle error */
  185. if (FSP_SUCCESS != err)
  186. {
  187. /* ICU Enable failure message */
  188. LOG_E("\r\n**R_ICU_ExternalIrqEnable API FAILED**\r\n");
  189. return -RT_ERROR;
  190. }
  191. }
  192. }
  193. else if (PIN_IRQ_DISABLE == enabled)
  194. {
  195. err = R_ICU_ExternalIrqDisable((external_irq_ctrl_t *const)pin_irq_map[irqx].irq_ctrl);
  196. if (FSP_SUCCESS != err)
  197. {
  198. /* ICU Disable failure message */
  199. LOG_E("\r\n**R_ICU_ExternalIrqDisable API FAILED**\r\n");
  200. return -RT_ERROR;
  201. }
  202. err = R_ICU_ExternalIrqClose((external_irq_ctrl_t *const)pin_irq_map[irqx].irq_ctrl);
  203. if (FSP_SUCCESS != err)
  204. {
  205. /* ICU Close failure message */
  206. LOG_E("\r\n**R_ICU_ExternalIrqClose API FAILED**\r\n");
  207. return -RT_ERROR;
  208. }
  209. }
  210. return RT_EOK;
  211. #else
  212. return -RT_ERROR;
  213. #endif
  214. }
  215. static rt_err_t ra_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  216. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  217. {
  218. #ifdef R_ICU_H
  219. rt_int32_t irqx = ra_pin_get_irqx(pin);
  220. if (0 <= irqx && irqx < (sizeof(pin_irq_map) / sizeof(pin_irq_map[0])))
  221. {
  222. int level = rt_hw_interrupt_disable();
  223. if (pin_irq_hdr_tab[irqx].pin == irqx &&
  224. pin_irq_hdr_tab[irqx].hdr == hdr &&
  225. pin_irq_hdr_tab[irqx].mode == mode &&
  226. pin_irq_hdr_tab[irqx].args == args)
  227. {
  228. rt_hw_interrupt_enable(level);
  229. return RT_EOK;
  230. }
  231. if (pin_irq_hdr_tab[irqx].pin != -1)
  232. {
  233. rt_hw_interrupt_enable(level);
  234. return -RT_EBUSY;
  235. }
  236. pin_irq_hdr_tab[irqx].pin = irqx;
  237. pin_irq_hdr_tab[irqx].hdr = hdr;
  238. pin_irq_hdr_tab[irqx].mode = mode;
  239. pin_irq_hdr_tab[irqx].args = args;
  240. rt_hw_interrupt_enable(level);
  241. }
  242. else return -RT_ERROR;
  243. return RT_EOK;
  244. #else
  245. return -RT_ERROR;
  246. #endif
  247. }
  248. static rt_err_t ra_pin_dettach_irq(struct rt_device *device, rt_base_t pin)
  249. {
  250. #ifdef R_ICU_H
  251. rt_int32_t irqx = ra_pin_get_irqx(pin);
  252. if (0 <= irqx && irqx < sizeof(pin_irq_map) / sizeof(pin_irq_map[0]))
  253. {
  254. int level = rt_hw_interrupt_disable();
  255. if (pin_irq_hdr_tab[irqx].pin == -1)
  256. {
  257. rt_hw_interrupt_enable(level);
  258. return RT_EOK;
  259. }
  260. pin_irq_hdr_tab[irqx].pin = -1;
  261. pin_irq_hdr_tab[irqx].hdr = RT_NULL;
  262. pin_irq_hdr_tab[irqx].mode = 0;
  263. pin_irq_hdr_tab[irqx].args = RT_NULL;
  264. rt_hw_interrupt_enable(level);
  265. }
  266. else
  267. {
  268. return -RT_ERROR;
  269. }
  270. return RT_EOK;
  271. #else
  272. return -RT_ERROR;
  273. #endif
  274. }
  275. static rt_base_t ra_pin_get(const char *name)
  276. {
  277. int pin_number = -1, port = -1, pin = -1;
  278. if (rt_strlen(name) != 4)
  279. return -1;
  280. if ((name[0] == 'P' || name[0] == 'p'))
  281. {
  282. if ('0' <= name[1] && name[1] <= '9')
  283. {
  284. port = (name[1] - '0') * 16 * 16;
  285. if ('0' <= name[2] && name[2] <= '9' && '0' <= name[3] && name[3] <= '9')
  286. {
  287. pin = (name[2] - '0') * 10 + (name[3] - '0');
  288. pin_number = port + pin;
  289. return pin_number;
  290. }
  291. }
  292. else if ('A' <= name[1] && name[1] <= 'Z')
  293. {
  294. port = (name[1] - '0' - 7) * 16 * 16;
  295. if ('0' <= name[2] && name[2] <= '9' && '0' <= name[3] && name[3] <= '9')
  296. {
  297. pin = (name[2] - '0') * 10 + (name[3] - '0');
  298. pin_number = port + pin;
  299. return pin_number;
  300. }
  301. }
  302. }
  303. return -1;
  304. }
  305. const static struct rt_pin_ops _ra_pin_ops =
  306. {
  307. .pin_mode = ra_pin_mode,
  308. .pin_write = ra_pin_write,
  309. .pin_read = ra_pin_read,
  310. .pin_attach_irq = ra_pin_attach_irq,
  311. .pin_detach_irq = ra_pin_dettach_irq,
  312. .pin_irq_enable = ra_pin_irq_enable,
  313. .pin_get = ra_pin_get,
  314. };
  315. int rt_hw_pin_init(void)
  316. {
  317. #ifdef R_ICU_H
  318. ra_irq_tab_init();
  319. ra_pin_map_init();
  320. #endif
  321. fsp_err_t err;
  322. /* Initialize the IOPORT module and configure the pins */
  323. err = R_IOPORT_Open(&g_ioport_ctrl, &g_bsp_pin_cfg);
  324. if (err != FSP_SUCCESS)
  325. {
  326. LOG_E("GPIO open failed");
  327. return -1;
  328. }
  329. return rt_device_pin_register("pin", &_ra_pin_ops, RT_NULL);
  330. }
  331. #ifdef R_ICU_H
  332. void irq_callback(external_irq_callback_args_t *p_args)
  333. {
  334. rt_interrupt_enter();
  335. if (p_args->channel == pin_irq_hdr_tab[p_args->channel].pin)
  336. {
  337. pin_irq_hdr_tab[p_args->channel].hdr(pin_irq_hdr_tab[p_args->channel].args);
  338. }
  339. rt_interrupt_leave();
  340. };
  341. #endif /* R_ICU_H */
  342. #endif /* RT_USING_PIN */