drv_eth.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-19 SummerGift first version
  9. * 2018-12-25 zylx fix some bugs
  10. * 2019-06-10 SummerGift optimize PHY state detection process
  11. * 2019-09-03 xiaofan optimize link change detection process
  12. */
  13. #include "board.h"
  14. #include "drv_config.h"
  15. #include <netif/ethernetif.h>
  16. #include "lwipopts.h"
  17. #include "drv_eth.h"
  18. /*
  19. * Emac driver uses CubeMX tool to generate emac and phy's configuration,
  20. * the configuration files can be found in CubeMX_Config folder.
  21. */
  22. /* debug option */
  23. //#define ETH_RX_DUMP
  24. //#define ETH_TX_DUMP
  25. //#define DRV_DEBUG
  26. #define LOG_TAG "drv.emac"
  27. #include <drv_log.h>
  28. #define MAX_ADDR_LEN 6
  29. struct rt_stm32_eth
  30. {
  31. /* inherit from ethernet device */
  32. struct eth_device parent;
  33. #ifndef PHY_USING_INTERRUPT_MODE
  34. rt_timer_t poll_link_timer;
  35. #endif
  36. /* interface address info, hw address */
  37. rt_uint8_t dev_addr[MAX_ADDR_LEN];
  38. /* ETH_Speed */
  39. uint32_t ETH_Speed;
  40. /* ETH_Duplex_Mode */
  41. uint32_t ETH_Mode;
  42. };
  43. static ETH_DMADescTypeDef *DMARxDscrTab, *DMATxDscrTab;
  44. static rt_uint8_t *Rx_Buff, *Tx_Buff;
  45. static ETH_HandleTypeDef EthHandle;
  46. static struct rt_stm32_eth stm32_eth_device;
  47. #if defined(ETH_RX_DUMP) || defined(ETH_TX_DUMP)
  48. #define __is_print(ch) ((unsigned int)((ch) - ' ') < 127u - ' ')
  49. static void dump_hex(const rt_uint8_t *ptr, rt_size_t buflen)
  50. {
  51. unsigned char *buf = (unsigned char *)ptr;
  52. int i, j;
  53. for (i = 0; i < buflen; i += 16)
  54. {
  55. rt_kprintf("%08X: ", i);
  56. for (j = 0; j < 16; j++)
  57. if (i + j < buflen)
  58. rt_kprintf("%02X ", buf[i + j]);
  59. else
  60. rt_kprintf(" ");
  61. rt_kprintf(" ");
  62. for (j = 0; j < 16; j++)
  63. if (i + j < buflen)
  64. rt_kprintf("%c", __is_print(buf[i + j]) ? buf[i + j] : '.');
  65. rt_kprintf("\n");
  66. }
  67. }
  68. #endif
  69. extern void phy_reset(void);
  70. /* EMAC initialization function */
  71. static rt_err_t rt_stm32_eth_init(rt_device_t dev)
  72. {
  73. __HAL_RCC_ETH_CLK_ENABLE();
  74. phy_reset();
  75. /* ETHERNET Configuration */
  76. EthHandle.Instance = ETH;
  77. EthHandle.Init.MACAddr = (rt_uint8_t *)&stm32_eth_device.dev_addr[0];
  78. EthHandle.Init.AutoNegotiation = ETH_AUTONEGOTIATION_DISABLE;
  79. EthHandle.Init.Speed = ETH_SPEED_100M;
  80. EthHandle.Init.DuplexMode = ETH_MODE_FULLDUPLEX;
  81. EthHandle.Init.MediaInterface = ETH_MEDIA_INTERFACE_RMII;
  82. EthHandle.Init.RxMode = ETH_RXINTERRUPT_MODE;
  83. #ifdef RT_LWIP_USING_HW_CHECKSUM
  84. EthHandle.Init.ChecksumMode = ETH_CHECKSUM_BY_HARDWARE;
  85. #else
  86. EthHandle.Init.ChecksumMode = ETH_CHECKSUM_BY_SOFTWARE;
  87. #endif
  88. HAL_ETH_DeInit(&EthHandle);
  89. /* configure ethernet peripheral (GPIOs, clocks, MAC, DMA) */
  90. if (HAL_ETH_Init(&EthHandle) != HAL_OK)
  91. {
  92. LOG_E("eth hardware init failed");
  93. }
  94. else
  95. {
  96. LOG_D("eth hardware init success");
  97. }
  98. /* Initialize Tx Descriptors list: Chain Mode */
  99. HAL_ETH_DMATxDescListInit(&EthHandle, DMATxDscrTab, Tx_Buff, ETH_TXBUFNB);
  100. /* Initialize Rx Descriptors list: Chain Mode */
  101. HAL_ETH_DMARxDescListInit(&EthHandle, DMARxDscrTab, Rx_Buff, ETH_RXBUFNB);
  102. /* ETH interrupt Init */
  103. HAL_NVIC_SetPriority(ETH_IRQn, 0x07, 0);
  104. HAL_NVIC_EnableIRQ(ETH_IRQn);
  105. /* Enable MAC and DMA transmission and reception */
  106. if (HAL_ETH_Start(&EthHandle) == HAL_OK)
  107. {
  108. LOG_D("emac hardware start");
  109. }
  110. else
  111. {
  112. LOG_E("emac hardware start faild");
  113. return -RT_ERROR;
  114. }
  115. return RT_EOK;
  116. }
  117. static rt_err_t rt_stm32_eth_open(rt_device_t dev, rt_uint16_t oflag)
  118. {
  119. LOG_D("emac open");
  120. return RT_EOK;
  121. }
  122. static rt_err_t rt_stm32_eth_close(rt_device_t dev)
  123. {
  124. LOG_D("emac close");
  125. return RT_EOK;
  126. }
  127. static rt_size_t rt_stm32_eth_read(rt_device_t dev, rt_off_t pos, void *buffer, rt_size_t size)
  128. {
  129. LOG_D("emac read");
  130. rt_set_errno(-RT_ENOSYS);
  131. return 0;
  132. }
  133. static rt_size_t rt_stm32_eth_write(rt_device_t dev, rt_off_t pos, const void *buffer, rt_size_t size)
  134. {
  135. LOG_D("emac write");
  136. rt_set_errno(-RT_ENOSYS);
  137. return 0;
  138. }
  139. static rt_err_t rt_stm32_eth_control(rt_device_t dev, int cmd, void *args)
  140. {
  141. switch (cmd)
  142. {
  143. case NIOCTL_GADDR:
  144. /* get mac address */
  145. if (args) rt_memcpy(args, stm32_eth_device.dev_addr, 6);
  146. else return -RT_ERROR;
  147. break;
  148. default :
  149. break;
  150. }
  151. return RT_EOK;
  152. }
  153. /* ethernet device interface */
  154. /* transmit data*/
  155. rt_err_t rt_stm32_eth_tx(rt_device_t dev, struct pbuf *p)
  156. {
  157. rt_err_t ret = RT_ERROR;
  158. HAL_StatusTypeDef state;
  159. struct pbuf *q;
  160. uint8_t *buffer = (uint8_t *)(EthHandle.TxDesc->Buffer1Addr);
  161. __IO ETH_DMADescTypeDef *DmaTxDesc;
  162. uint32_t framelength = 0;
  163. uint32_t bufferoffset = 0;
  164. uint32_t byteslefttocopy = 0;
  165. uint32_t payloadoffset = 0;
  166. DmaTxDesc = EthHandle.TxDesc;
  167. bufferoffset = 0;
  168. /* copy frame from pbufs to driver buffers */
  169. for (q = p; q != NULL; q = q->next)
  170. {
  171. /* Is this buffer available? If not, goto error */
  172. if ((DmaTxDesc->Status & ETH_DMATXDESC_OWN) != (uint32_t)RESET)
  173. {
  174. LOG_D("buffer not valid");
  175. ret = ERR_USE;
  176. goto error;
  177. }
  178. /* Get bytes in current lwIP buffer */
  179. byteslefttocopy = q->len;
  180. payloadoffset = 0;
  181. /* Check if the length of data to copy is bigger than Tx buffer size*/
  182. while ((byteslefttocopy + bufferoffset) > ETH_TX_BUF_SIZE)
  183. {
  184. /* Copy data to Tx buffer*/
  185. memcpy((uint8_t *)((uint8_t *)buffer + bufferoffset), (uint8_t *)((uint8_t *)q->payload + payloadoffset), (ETH_TX_BUF_SIZE - bufferoffset));
  186. /* Point to next descriptor */
  187. DmaTxDesc = (ETH_DMADescTypeDef *)(DmaTxDesc->Buffer2NextDescAddr);
  188. /* Check if the buffer is available */
  189. if ((DmaTxDesc->Status & ETH_DMATXDESC_OWN) != (uint32_t)RESET)
  190. {
  191. LOG_E("dma tx desc buffer is not valid");
  192. ret = ERR_USE;
  193. goto error;
  194. }
  195. buffer = (uint8_t *)(DmaTxDesc->Buffer1Addr);
  196. byteslefttocopy = byteslefttocopy - (ETH_TX_BUF_SIZE - bufferoffset);
  197. payloadoffset = payloadoffset + (ETH_TX_BUF_SIZE - bufferoffset);
  198. framelength = framelength + (ETH_TX_BUF_SIZE - bufferoffset);
  199. bufferoffset = 0;
  200. }
  201. /* Copy the remaining bytes */
  202. memcpy((uint8_t *)((uint8_t *)buffer + bufferoffset), (uint8_t *)((uint8_t *)q->payload + payloadoffset), byteslefttocopy);
  203. bufferoffset = bufferoffset + byteslefttocopy;
  204. framelength = framelength + byteslefttocopy;
  205. }
  206. #ifdef ETH_TX_DUMP
  207. dump_hex(buffer, p->tot_len);
  208. #endif
  209. /* Prepare transmit descriptors to give to DMA */
  210. /* TODO Optimize data send speed*/
  211. LOG_D("transmit frame length :%d", framelength);
  212. /* wait for unlocked */
  213. while (EthHandle.Lock == HAL_LOCKED);
  214. state = HAL_ETH_TransmitFrame(&EthHandle, framelength);
  215. if (state != HAL_OK)
  216. {
  217. LOG_E("eth transmit frame faild: %d", state);
  218. }
  219. ret = ERR_OK;
  220. error:
  221. /* When Transmit Underflow flag is set, clear it and issue a Transmit Poll Demand to resume transmission */
  222. if ((EthHandle.Instance->DMASR & ETH_DMASR_TUS) != (uint32_t)RESET)
  223. {
  224. /* Clear TUS ETHERNET DMA flag */
  225. EthHandle.Instance->DMASR = ETH_DMASR_TUS;
  226. /* Resume DMA transmission*/
  227. EthHandle.Instance->DMATPDR = 0;
  228. }
  229. return ret;
  230. }
  231. /* receive data*/
  232. struct pbuf *rt_stm32_eth_rx(rt_device_t dev)
  233. {
  234. struct pbuf *p = NULL;
  235. struct pbuf *q = NULL;
  236. HAL_StatusTypeDef state;
  237. uint16_t len = 0;
  238. uint8_t *buffer;
  239. __IO ETH_DMADescTypeDef *dmarxdesc;
  240. uint32_t bufferoffset = 0;
  241. uint32_t payloadoffset = 0;
  242. uint32_t byteslefttocopy = 0;
  243. uint32_t i = 0;
  244. /* Get received frame */
  245. state = HAL_ETH_GetReceivedFrame_IT(&EthHandle);
  246. if (state != HAL_OK)
  247. {
  248. LOG_D("receive frame faild");
  249. return NULL;
  250. }
  251. /* Obtain the size of the packet and put it into the "len" variable. */
  252. len = EthHandle.RxFrameInfos.length;
  253. buffer = (uint8_t *)EthHandle.RxFrameInfos.buffer;
  254. LOG_D("receive frame len : %d", len);
  255. if (len > 0)
  256. {
  257. /* We allocate a pbuf chain of pbufs from the Lwip buffer pool */
  258. p = pbuf_alloc(PBUF_RAW, len, PBUF_POOL);
  259. }
  260. #ifdef ETH_RX_DUMP
  261. dump_hex(buffer, p->tot_len);
  262. #endif
  263. if (p != NULL)
  264. {
  265. dmarxdesc = EthHandle.RxFrameInfos.FSRxDesc;
  266. bufferoffset = 0;
  267. for (q = p; q != NULL; q = q->next)
  268. {
  269. byteslefttocopy = q->len;
  270. payloadoffset = 0;
  271. /* Check if the length of bytes to copy in current pbuf is bigger than Rx buffer size*/
  272. while ((byteslefttocopy + bufferoffset) > ETH_RX_BUF_SIZE)
  273. {
  274. /* Copy data to pbuf */
  275. memcpy((uint8_t *)((uint8_t *)q->payload + payloadoffset), (uint8_t *)((uint8_t *)buffer + bufferoffset), (ETH_RX_BUF_SIZE - bufferoffset));
  276. /* Point to next descriptor */
  277. dmarxdesc = (ETH_DMADescTypeDef *)(dmarxdesc->Buffer2NextDescAddr);
  278. buffer = (uint8_t *)(dmarxdesc->Buffer1Addr);
  279. byteslefttocopy = byteslefttocopy - (ETH_RX_BUF_SIZE - bufferoffset);
  280. payloadoffset = payloadoffset + (ETH_RX_BUF_SIZE - bufferoffset);
  281. bufferoffset = 0;
  282. }
  283. /* Copy remaining data in pbuf */
  284. memcpy((uint8_t *)((uint8_t *)q->payload + payloadoffset), (uint8_t *)((uint8_t *)buffer + bufferoffset), byteslefttocopy);
  285. bufferoffset = bufferoffset + byteslefttocopy;
  286. }
  287. }
  288. /* Release descriptors to DMA */
  289. /* Point to first descriptor */
  290. dmarxdesc = EthHandle.RxFrameInfos.FSRxDesc;
  291. /* Set Own bit in Rx descriptors: gives the buffers back to DMA */
  292. for (i = 0; i < EthHandle.RxFrameInfos.SegCount; i++)
  293. {
  294. dmarxdesc->Status |= ETH_DMARXDESC_OWN;
  295. dmarxdesc = (ETH_DMADescTypeDef *)(dmarxdesc->Buffer2NextDescAddr);
  296. }
  297. /* Clear Segment_Count */
  298. EthHandle.RxFrameInfos.SegCount = 0;
  299. /* When Rx Buffer unavailable flag is set: clear it and resume reception */
  300. if ((EthHandle.Instance->DMASR & ETH_DMASR_RBUS) != (uint32_t)RESET)
  301. {
  302. /* Clear RBUS ETHERNET DMA flag */
  303. EthHandle.Instance->DMASR = ETH_DMASR_RBUS;
  304. /* Resume DMA reception */
  305. EthHandle.Instance->DMARPDR = 0;
  306. }
  307. return p;
  308. }
  309. /* interrupt service routine */
  310. void ETH_IRQHandler(void)
  311. {
  312. /* enter interrupt */
  313. rt_interrupt_enter();
  314. HAL_ETH_IRQHandler(&EthHandle);
  315. /* leave interrupt */
  316. rt_interrupt_leave();
  317. }
  318. void HAL_ETH_RxCpltCallback(ETH_HandleTypeDef *heth)
  319. {
  320. rt_err_t result;
  321. result = eth_device_ready(&(stm32_eth_device.parent));
  322. if (result != RT_EOK)
  323. LOG_I("RxCpltCallback err = %d", result);
  324. }
  325. void HAL_ETH_ErrorCallback(ETH_HandleTypeDef *heth)
  326. {
  327. LOG_E("eth err");
  328. }
  329. enum {
  330. PHY_LINK = (1 << 0),
  331. PHY_100M = (1 << 1),
  332. PHY_FULL_DUPLEX = (1 << 2),
  333. };
  334. static void phy_linkchange()
  335. {
  336. static rt_uint8_t phy_speed = 0;
  337. rt_uint8_t phy_speed_new = 0;
  338. rt_uint32_t status;
  339. HAL_ETH_ReadPHYRegister(&EthHandle, PHY_BASIC_STATUS_REG, (uint32_t *)&status);
  340. LOG_D("phy basic status reg is 0x%X", status);
  341. if (status & (PHY_AUTONEGO_COMPLETE_MASK | PHY_LINKED_STATUS_MASK))
  342. {
  343. rt_uint32_t SR = 0;
  344. phy_speed_new |= PHY_LINK;
  345. HAL_ETH_ReadPHYRegister(&EthHandle, PHY_Status_REG, (uint32_t *)&SR);
  346. LOG_D("phy control status reg is 0x%X", SR);
  347. if (PHY_Status_SPEED_100M(SR))
  348. {
  349. phy_speed_new |= PHY_100M;
  350. }
  351. if (PHY_Status_FULL_DUPLEX(SR))
  352. {
  353. phy_speed_new |= PHY_FULL_DUPLEX;
  354. }
  355. }
  356. if (phy_speed != phy_speed_new)
  357. {
  358. phy_speed = phy_speed_new;
  359. if (phy_speed & PHY_LINK)
  360. {
  361. LOG_D("link up");
  362. if (phy_speed & PHY_100M)
  363. {
  364. LOG_D("100Mbps");
  365. stm32_eth_device.ETH_Speed = ETH_SPEED_100M;
  366. }
  367. else
  368. {
  369. stm32_eth_device.ETH_Speed = ETH_SPEED_10M;
  370. LOG_D("10Mbps");
  371. }
  372. if (phy_speed & PHY_FULL_DUPLEX)
  373. {
  374. LOG_D("full-duplex");
  375. stm32_eth_device.ETH_Mode = ETH_MODE_FULLDUPLEX;
  376. }
  377. else
  378. {
  379. LOG_D("half-duplex");
  380. stm32_eth_device.ETH_Mode = ETH_MODE_HALFDUPLEX;
  381. }
  382. /* send link up. */
  383. eth_device_linkchange(&stm32_eth_device.parent, RT_TRUE);
  384. }
  385. else
  386. {
  387. LOG_I("link down");
  388. eth_device_linkchange(&stm32_eth_device.parent, RT_FALSE);
  389. }
  390. }
  391. }
  392. #ifdef PHY_USING_INTERRUPT_MODE
  393. static void eth_phy_isr(void *args)
  394. {
  395. rt_uint32_t status = 0;
  396. HAL_ETH_ReadPHYRegister(&EthHandle, PHY_INTERRUPT_FLAG_REG, (uint32_t *)&status);
  397. LOG_D("phy interrupt status reg is 0x%X", status);
  398. phy_linkchange();
  399. }
  400. #endif /* PHY_USING_INTERRUPT_MODE */
  401. static void phy_monitor_thread_entry(void *parameter)
  402. {
  403. uint8_t phy_addr = 0xFF;
  404. uint8_t detected_count = 0;
  405. while(phy_addr == 0xFF)
  406. {
  407. /* phy search */
  408. rt_uint32_t i, temp;
  409. for (i = 0; i <= 0x1F; i++)
  410. {
  411. EthHandle.Init.PhyAddress = i;
  412. HAL_ETH_ReadPHYRegister(&EthHandle, PHY_ID1_REG, (uint32_t *)&temp);
  413. if (temp != 0xFFFF && temp != 0x00)
  414. {
  415. phy_addr = i;
  416. break;
  417. }
  418. }
  419. detected_count++;
  420. rt_thread_mdelay(1000);
  421. if (detected_count > 10)
  422. {
  423. LOG_E("No PHY device was detected, please check hardware!");
  424. }
  425. }
  426. LOG_D("Found a phy, address:0x%02X", phy_addr);
  427. /* RESET PHY */
  428. LOG_D("RESET PHY!");
  429. HAL_ETH_WritePHYRegister(&EthHandle, PHY_BASIC_CONTROL_REG, PHY_RESET_MASK);
  430. rt_thread_mdelay(2000);
  431. HAL_ETH_WritePHYRegister(&EthHandle, PHY_BASIC_CONTROL_REG, PHY_AUTO_NEGOTIATION_MASK);
  432. phy_linkchange();
  433. #ifdef PHY_USING_INTERRUPT_MODE
  434. /* configuration intterrupt pin */
  435. rt_pin_mode(PHY_INT_PIN, PIN_MODE_INPUT_PULLUP);
  436. rt_pin_attach_irq(PHY_INT_PIN, PIN_IRQ_MODE_FALLING, eth_phy_isr, (void *)"callbackargs");
  437. rt_pin_irq_enable(PHY_INT_PIN, PIN_IRQ_ENABLE);
  438. /* enable phy interrupt */
  439. HAL_ETH_WritePHYRegister(&EthHandle, PHY_INTERRUPT_MASK_REG, PHY_INT_MASK);
  440. #if defined(PHY_INTERRUPT_CTRL_REG)
  441. HAL_ETH_WritePHYRegister(&EthHandle, PHY_INTERRUPT_CTRL_REG, PHY_INTERRUPT_EN);
  442. #endif
  443. #else /* PHY_USING_INTERRUPT_MODE */
  444. stm32_eth_device.poll_link_timer = rt_timer_create("phylnk", (void (*)(void*))phy_linkchange,
  445. NULL, RT_TICK_PER_SECOND, RT_TIMER_FLAG_PERIODIC);
  446. if (!stm32_eth_device.poll_link_timer || rt_timer_start(stm32_eth_device.poll_link_timer) != RT_EOK)
  447. {
  448. LOG_E("Start link change detection timer failed");
  449. }
  450. #endif /* PHY_USING_INTERRUPT_MODE */
  451. }
  452. /* Register the EMAC device */
  453. static int rt_hw_stm32_eth_init(void)
  454. {
  455. rt_err_t state = RT_EOK;
  456. /* Prepare receive and send buffers */
  457. Rx_Buff = (rt_uint8_t *)rt_calloc(ETH_RXBUFNB, ETH_MAX_PACKET_SIZE);
  458. if (Rx_Buff == RT_NULL)
  459. {
  460. LOG_E("No memory");
  461. state = -RT_ENOMEM;
  462. goto __exit;
  463. }
  464. Tx_Buff = (rt_uint8_t *)rt_calloc(ETH_TXBUFNB, ETH_MAX_PACKET_SIZE);
  465. if (Tx_Buff == RT_NULL)
  466. {
  467. LOG_E("No memory");
  468. state = -RT_ENOMEM;
  469. goto __exit;
  470. }
  471. DMARxDscrTab = (ETH_DMADescTypeDef *)rt_calloc(ETH_RXBUFNB, sizeof(ETH_DMADescTypeDef));
  472. if (DMARxDscrTab == RT_NULL)
  473. {
  474. LOG_E("No memory");
  475. state = -RT_ENOMEM;
  476. goto __exit;
  477. }
  478. DMATxDscrTab = (ETH_DMADescTypeDef *)rt_calloc(ETH_TXBUFNB, sizeof(ETH_DMADescTypeDef));
  479. if (DMATxDscrTab == RT_NULL)
  480. {
  481. LOG_E("No memory");
  482. state = -RT_ENOMEM;
  483. goto __exit;
  484. }
  485. stm32_eth_device.ETH_Speed = ETH_SPEED_100M;
  486. stm32_eth_device.ETH_Mode = ETH_MODE_FULLDUPLEX;
  487. /* OUI 00-80-E1 STMICROELECTRONICS. */
  488. stm32_eth_device.dev_addr[0] = 0x00;
  489. stm32_eth_device.dev_addr[1] = 0x80;
  490. stm32_eth_device.dev_addr[2] = 0xE1;
  491. /* generate MAC addr from 96bit unique ID (only for test). */
  492. stm32_eth_device.dev_addr[3] = *(rt_uint8_t *)(UID_BASE + 4);
  493. stm32_eth_device.dev_addr[4] = *(rt_uint8_t *)(UID_BASE + 2);
  494. stm32_eth_device.dev_addr[5] = *(rt_uint8_t *)(UID_BASE + 0);
  495. stm32_eth_device.parent.parent.init = rt_stm32_eth_init;
  496. stm32_eth_device.parent.parent.open = rt_stm32_eth_open;
  497. stm32_eth_device.parent.parent.close = rt_stm32_eth_close;
  498. stm32_eth_device.parent.parent.read = rt_stm32_eth_read;
  499. stm32_eth_device.parent.parent.write = rt_stm32_eth_write;
  500. stm32_eth_device.parent.parent.control = rt_stm32_eth_control;
  501. stm32_eth_device.parent.parent.user_data = RT_NULL;
  502. stm32_eth_device.parent.eth_rx = rt_stm32_eth_rx;
  503. stm32_eth_device.parent.eth_tx = rt_stm32_eth_tx;
  504. /* register eth device */
  505. state = eth_device_init(&(stm32_eth_device.parent), "e0");
  506. if (RT_EOK == state)
  507. {
  508. LOG_D("emac device init success");
  509. }
  510. else
  511. {
  512. LOG_E("emac device init faild: %d", state);
  513. state = -RT_ERROR;
  514. goto __exit;
  515. }
  516. /* start phy monitor */
  517. rt_thread_t tid;
  518. tid = rt_thread_create("phy",
  519. phy_monitor_thread_entry,
  520. RT_NULL,
  521. 1024,
  522. RT_THREAD_PRIORITY_MAX - 2,
  523. 2);
  524. if (tid != RT_NULL)
  525. {
  526. rt_thread_startup(tid);
  527. }
  528. else
  529. {
  530. state = -RT_ERROR;
  531. }
  532. __exit:
  533. if (state != RT_EOK)
  534. {
  535. if (Rx_Buff)
  536. {
  537. rt_free(Rx_Buff);
  538. }
  539. if (Tx_Buff)
  540. {
  541. rt_free(Tx_Buff);
  542. }
  543. if (DMARxDscrTab)
  544. {
  545. rt_free(DMARxDscrTab);
  546. }
  547. if (DMATxDscrTab)
  548. {
  549. rt_free(DMATxDscrTab);
  550. }
  551. }
  552. return state;
  553. }
  554. INIT_DEVICE_EXPORT(rt_hw_stm32_eth_init);