context_rvds.S 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219
  1. ;/*
  2. ; * File : context_rvds.S
  3. ; * This file is part of RT-Thread RTOS
  4. ; * COPYRIGHT (C) 2009, RT-Thread Development Team
  5. ; *
  6. ; * The license and distribution terms for this file may be
  7. ; * found in the file LICENSE in this distribution or at
  8. ; * http://www.rt-thread.org/license/LICENSE
  9. ; *
  10. ; * Change Logs:
  11. ; * Date Author Notes
  12. ; * 2010-01-25 Bernard first version
  13. ; * 2012-06-01 aozima set pendsv priority to 0xFF.
  14. ; * 2012-08-17 aozima fixed bug: store r8 - r11.
  15. ; * 2013-06-18 aozima add restore MSP feature.
  16. ; */
  17. ;/**
  18. ; * @addtogroup CORTEX-M0
  19. ; */
  20. ;/*@{*/
  21. SCB_VTOR EQU 0xE000ED08 ; Vector Table Offset Register
  22. NVIC_INT_CTRL EQU 0xE000ED04 ; interrupt control state register
  23. NVIC_SHPR3 EQU 0xE000ED20 ; system priority register (2)
  24. NVIC_PENDSV_PRI EQU 0x00FF0000 ; PendSV priority value (lowest)
  25. NVIC_PENDSVSET EQU 0x10000000 ; value to trigger PendSV exception
  26. AREA |.text|, CODE, READONLY, ALIGN=2
  27. THUMB
  28. REQUIRE8
  29. PRESERVE8
  30. IMPORT rt_thread_switch_interrupt_flag
  31. IMPORT rt_interrupt_from_thread
  32. IMPORT rt_interrupt_to_thread
  33. ;/*
  34. ; * rt_base_t rt_hw_interrupt_disable();
  35. ; */
  36. rt_hw_interrupt_disable PROC
  37. EXPORT rt_hw_interrupt_disable
  38. MRS r0, PRIMASK
  39. CPSID I
  40. BX LR
  41. ENDP
  42. ;/*
  43. ; * void rt_hw_interrupt_enable(rt_base_t level);
  44. ; */
  45. rt_hw_interrupt_enable PROC
  46. EXPORT rt_hw_interrupt_enable
  47. MSR PRIMASK, r0
  48. BX LR
  49. ENDP
  50. ;/*
  51. ; * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to);
  52. ; * r0 --> from
  53. ; * r1 --> to
  54. ; */
  55. rt_hw_context_switch_interrupt
  56. EXPORT rt_hw_context_switch_interrupt
  57. rt_hw_context_switch PROC
  58. EXPORT rt_hw_context_switch
  59. ; set rt_thread_switch_interrupt_flag to 1
  60. LDR r2, =rt_thread_switch_interrupt_flag
  61. LDR r3, [r2]
  62. CMP r3, #1
  63. BEQ _reswitch
  64. MOVS r3, #0x01
  65. STR r3, [r2]
  66. LDR r2, =rt_interrupt_from_thread ; set rt_interrupt_from_thread
  67. STR r0, [r2]
  68. _reswitch
  69. LDR r2, =rt_interrupt_to_thread ; set rt_interrupt_to_thread
  70. STR r1, [r2]
  71. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  72. LDR r1, =NVIC_PENDSVSET
  73. STR r1, [r0]
  74. BX LR
  75. ENDP
  76. ; r0 --> switch from thread stack
  77. ; r1 --> switch to thread stack
  78. ; psr, pc, lr, r12, r3, r2, r1, r0 are pushed into [from] stack
  79. PendSV_Handler PROC
  80. EXPORT PendSV_Handler
  81. ; disable interrupt to protect context switch
  82. MRS r2, PRIMASK
  83. CPSID I
  84. ; get rt_thread_switch_interrupt_flag
  85. LDR r0, =rt_thread_switch_interrupt_flag
  86. LDR r1, [r0]
  87. CMP r1, #0x00
  88. BEQ pendsv_exit ; pendsv already handled
  89. ; clear rt_thread_switch_interrupt_flag to 0
  90. MOVS r1, #0x00
  91. STR r1, [r0]
  92. LDR r0, =rt_interrupt_from_thread
  93. LDR r1, [r0]
  94. CMP r1, #0x00
  95. BEQ switch_to_thread ; skip register save at the first time
  96. MRS r1, psp ; get from thread stack pointer
  97. SUBS r1, r1, #0x20 ; space for {r4 - r7} and {r8 - r11}
  98. LDR r0, [r0]
  99. STR r1, [r0] ; update from thread stack pointer
  100. STMIA r1!, {r4 - r7} ; push thread {r4 - r7} register to thread stack
  101. MOV r4, r8 ; mov thread {r8 - r11} to {r4 - r7}
  102. MOV r5, r9
  103. MOV r6, r10
  104. MOV r7, r11
  105. STMIA r1!, {r4 - r7} ; push thread {r8 - r11} high register to thread stack
  106. switch_to_thread
  107. LDR r1, =rt_interrupt_to_thread
  108. LDR r1, [r1]
  109. LDR r1, [r1] ; load thread stack pointer
  110. LDMIA r1!, {r4 - r7} ; pop thread {r4 - r7} register from thread stack
  111. PUSH {r4 - r7} ; push {r4 - r7} to MSP for copy {r8 - r11}
  112. LDMIA r1!, {r4 - r7} ; pop thread {r8 - r11} high register from thread stack to {r4 - r7}
  113. MOV r8, r4 ; mov {r4 - r7} to {r8 - r11}
  114. MOV r9, r5
  115. MOV r10, r6
  116. MOV r11, r7
  117. POP {r4 - r7} ; pop {r4 - r7} from MSP
  118. MSR psp, r1 ; update stack pointer
  119. pendsv_exit
  120. ; restore interrupt
  121. MSR PRIMASK, r2
  122. MOVS r0, #0x04
  123. RSBS r0, r0, #0x00
  124. BX r0
  125. ENDP
  126. ;/*
  127. ; * void rt_hw_context_switch_to(rt_uint32 to);
  128. ; * r0 --> to
  129. ; * this fucntion is used to perform the first thread switch
  130. ; */
  131. rt_hw_context_switch_to PROC
  132. EXPORT rt_hw_context_switch_to
  133. ; set to thread
  134. LDR r1, =rt_interrupt_to_thread
  135. STR r0, [r1]
  136. ; set from thread to 0
  137. LDR r1, =rt_interrupt_from_thread
  138. MOVS r0, #0x0
  139. STR r0, [r1]
  140. ; set interrupt flag to 1
  141. LDR r1, =rt_thread_switch_interrupt_flag
  142. MOVS r0, #1
  143. STR r0, [r1]
  144. ; set the PendSV exception priority
  145. LDR r0, =NVIC_SHPR3
  146. LDR r1, =NVIC_PENDSV_PRI
  147. LDR r2, [r0,#0x00] ; read
  148. ORRS r1,r1,r2 ; modify
  149. STR r1, [r0] ; write-back
  150. ; trigger the PendSV exception (causes context switch)
  151. LDR r0, =NVIC_INT_CTRL
  152. LDR r1, =NVIC_PENDSVSET
  153. STR r1, [r0]
  154. NOP
  155. ; restore MSP
  156. LDR r0, =SCB_VTOR
  157. LDR r0, [r0]
  158. LDR r0, [r0]
  159. NOP
  160. MSR msp, r0
  161. ; enable interrupts at processor level
  162. CPSIE I
  163. ; never reach here!
  164. ENDP
  165. ; compatible with old version
  166. rt_hw_interrupt_thread_switch PROC
  167. EXPORT rt_hw_interrupt_thread_switch
  168. BX lr
  169. ENDP
  170. IMPORT rt_hw_hard_fault_exception
  171. HardFault_Handler PROC
  172. EXPORT HardFault_Handler
  173. ; get current context
  174. MRS r0, psp ; get fault thread stack pointer
  175. PUSH {lr}
  176. BL rt_hw_hard_fault_exception
  177. POP {pc}
  178. ENDP
  179. END