context_rvds.S 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. ;/*
  2. ; * File : context_rvds.S
  3. ; * This file is part of RT-Thread RTOS
  4. ; * COPYRIGHT (C) 2009, RT-Thread Development Team
  5. ; *
  6. ; * The license and distribution terms for this file may be
  7. ; * found in the file LICENSE in this distribution or at
  8. ; * http://www.rt-thread.org/license/LICENSE
  9. ; *
  10. ; * Change Logs:
  11. ; * Date Author Notes
  12. ; * 2009-01-17 Bernard first version.
  13. ; * 2012-01-01 aozima support context switch load/store FPU register.
  14. ; * 2013-06-18 aozima add restore MSP feature.
  15. ; * 2013-06-23 aozima support lazy stack optimized.
  16. ; */
  17. ;/**
  18. ; * @addtogroup cortex-m4
  19. ; */
  20. ;/*@{*/
  21. SCB_VTOR EQU 0xE000ED08 ; Vector Table Offset Register
  22. NVIC_INT_CTRL EQU 0xE000ED04 ; interrupt control state register
  23. NVIC_SYSPRI2 EQU 0xE000ED20 ; system priority register (2)
  24. NVIC_PENDSV_PRI EQU 0x00FF0000 ; PendSV priority value (lowest)
  25. NVIC_PENDSVSET EQU 0x10000000 ; value to trigger PendSV exception
  26. AREA |.text|, CODE, READONLY, ALIGN=2
  27. THUMB
  28. REQUIRE8
  29. PRESERVE8
  30. IMPORT rt_thread_switch_interrupt_flag
  31. IMPORT rt_interrupt_from_thread
  32. IMPORT rt_interrupt_to_thread
  33. ;/*
  34. ; * rt_base_t rt_hw_interrupt_disable();
  35. ; */
  36. rt_hw_interrupt_disable PROC
  37. EXPORT rt_hw_interrupt_disable
  38. MRS r0, PRIMASK
  39. CPSID I
  40. BX LR
  41. ENDP
  42. ;/*
  43. ; * void rt_hw_interrupt_enable(rt_base_t level);
  44. ; */
  45. rt_hw_interrupt_enable PROC
  46. EXPORT rt_hw_interrupt_enable
  47. MSR PRIMASK, r0
  48. BX LR
  49. ENDP
  50. ;/*
  51. ; * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to);
  52. ; * r0 --> from
  53. ; * r1 --> to
  54. ; */
  55. rt_hw_context_switch_interrupt
  56. EXPORT rt_hw_context_switch_interrupt
  57. rt_hw_context_switch PROC
  58. EXPORT rt_hw_context_switch
  59. ; set rt_thread_switch_interrupt_flag to 1
  60. LDR r2, =rt_thread_switch_interrupt_flag
  61. LDR r3, [r2]
  62. CMP r3, #1
  63. BEQ _reswitch
  64. MOV r3, #1
  65. STR r3, [r2]
  66. LDR r2, =rt_interrupt_from_thread ; set rt_interrupt_from_thread
  67. STR r0, [r2]
  68. _reswitch
  69. LDR r2, =rt_interrupt_to_thread ; set rt_interrupt_to_thread
  70. STR r1, [r2]
  71. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  72. LDR r1, =NVIC_PENDSVSET
  73. STR r1, [r0]
  74. BX LR
  75. ENDP
  76. ; r0 --> switch from thread stack
  77. ; r1 --> switch to thread stack
  78. ; psr, pc, lr, r12, r3, r2, r1, r0 are pushed into [from] stack
  79. PendSV_Handler PROC
  80. EXPORT PendSV_Handler
  81. ; disable interrupt to protect context switch
  82. MRS r2, PRIMASK
  83. CPSID I
  84. ; get rt_thread_switch_interrupt_flag
  85. LDR r0, =rt_thread_switch_interrupt_flag
  86. LDR r1, [r0]
  87. CBZ r1, pendsv_exit ; pendsv already handled
  88. ; clear rt_thread_switch_interrupt_flag to 0
  89. MOV r1, #0x00
  90. STR r1, [r0]
  91. LDR r0, =rt_interrupt_from_thread
  92. LDR r1, [r0]
  93. CBZ r1, switch_to_thread ; skip register save at the first time
  94. MRS r1, psp ; get from thread stack pointer
  95. IF {FPU} != "SoftVFP"
  96. TST lr, #0x10 ; if(!EXC_RETURN[4])
  97. VSTMFDEQ r1!, {d8 - d15} ; push FPU register s16~s31
  98. ENDIF
  99. STMFD r1!, {r4 - r11} ; push r4 - r11 register
  100. IF {FPU} != "SoftVFP"
  101. MOV r4, #0x00 ; flag = 0
  102. TST lr, #0x10 ; if(!EXC_RETURN[4])
  103. MOVEQ r4, #0x01 ; flag = 1
  104. STMFD r1!, {r4} ; push flag
  105. ENDIF
  106. LDR r0, [r0]
  107. STR r1, [r0] ; update from thread stack pointer
  108. switch_to_thread
  109. LDR r1, =rt_interrupt_to_thread
  110. LDR r1, [r1]
  111. LDR r1, [r1] ; load thread stack pointer
  112. IF {FPU} != "SoftVFP"
  113. LDMFD r1!, {r3} ; pop flag
  114. ENDIF
  115. LDMFD r1!, {r4 - r11} ; pop r4 - r11 register
  116. IF {FPU} != "SoftVFP"
  117. CMP r3, #0 ; if(flag_r3 != 0)
  118. VLDMFDNE r1!, {d8 - d15} ; pop FPU register s16~s31
  119. ENDIF
  120. MSR psp, r1 ; update stack pointer
  121. pendsv_exit
  122. ; restore interrupt
  123. MSR PRIMASK, r2
  124. IF {FPU} != "SoftVFP"
  125. ORR lr, lr, #0x10 ; lr |= (1 << 4), clean FPCA.
  126. CMP r3, #0 ; if(flag_r3 != 0)
  127. BICNE lr, lr, #0x10 ; lr &= ~(1 << 4), set FPCA.
  128. ENDIF
  129. ORR lr, lr, #0x04
  130. BX lr
  131. ENDP
  132. ;/*
  133. ; * void rt_hw_context_switch_to(rt_uint32 to);
  134. ; * r0 --> to
  135. ; * this fucntion is used to perform the first thread switch
  136. ; */
  137. rt_hw_context_switch_to PROC
  138. EXPORT rt_hw_context_switch_to
  139. ; set to thread
  140. LDR r1, =rt_interrupt_to_thread
  141. STR r0, [r1]
  142. IF {FPU} != "SoftVFP"
  143. ; CLEAR CONTROL.FPCA
  144. MRS r2, CONTROL ; read
  145. BIC r2, #0x04 ; modify
  146. MSR CONTROL, r2 ; write-back
  147. ENDIF
  148. ; set from thread to 0
  149. LDR r1, =rt_interrupt_from_thread
  150. MOV r0, #0x0
  151. STR r0, [r1]
  152. ; set interrupt flag to 1
  153. LDR r1, =rt_thread_switch_interrupt_flag
  154. MOV r0, #1
  155. STR r0, [r1]
  156. ; set the PendSV exception priority
  157. LDR r0, =NVIC_SYSPRI2
  158. LDR r1, =NVIC_PENDSV_PRI
  159. LDR.W r2, [r0,#0x00] ; read
  160. ORR r1,r1,r2 ; modify
  161. STR r1, [r0] ; write-back
  162. ; trigger the PendSV exception (causes context switch)
  163. LDR r0, =NVIC_INT_CTRL
  164. LDR r1, =NVIC_PENDSVSET
  165. STR r1, [r0]
  166. ; restore MSP
  167. LDR r0, =SCB_VTOR
  168. LDR r0, [r0]
  169. LDR r0, [r0]
  170. NOP
  171. MSR msp, r0
  172. ; enable interrupts at processor level
  173. CPSIE I
  174. ; never reach here!
  175. ENDP
  176. ; compatible with old version
  177. rt_hw_interrupt_thread_switch PROC
  178. EXPORT rt_hw_interrupt_thread_switch
  179. BX lr
  180. NOP
  181. ENDP
  182. IMPORT rt_hw_hard_fault_exception
  183. EXPORT HardFault_Handler
  184. HardFault_Handler PROC
  185. ; get current context
  186. MRS r0, psp ; get fault thread stack pointer
  187. PUSH {lr}
  188. BL rt_hw_hard_fault_exception
  189. POP {lr}
  190. ORR lr, lr, #0x04
  191. BX lr
  192. ENDP
  193. END